## Very High Sustainable Forward Current Densities on 4H-SiC P+N- Junctions formed by localized VLS P+ epitaxy Selsabil Sejil, Loïc Lalouat, Mihai Lazar, Davy Carole, Christian Brylinski, François Jomard, Dominique Planson, Gabriel Ferro, Christophe Raynaud ## ▶ To cite this version: Selsabil Sejil, Loïc Lalouat, Mihai Lazar, Davy Carole, Christian Brylinski, et al.. Very High Sustainable Forward Current Densities on 4H-SiC P+N- Junctions formed by localized VLS P+ epitaxy. ECSCRM'16, Sep 2016, Halkidiki, Greece. hal-02138729 HAL Id: hal-02138729 https://hal.science/hal-02138729 Submitted on 24 May 2019 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. ## Very High Sustainable Forward Current Densities on 4H-SiC P<sup>+</sup>N<sup>-</sup> Junctions formed by localized VLS P<sup>+</sup> epitaxy S. Sejil<sup>1,2a\*</sup>, L. Lalouat<sup>1,2b</sup>, M. Lazar<sup>2c</sup>, D. Carole<sup>1d</sup>, C. Brylinski<sup>1e</sup>, F. Jomard<sup>3f</sup>, D. Planson<sup>2g</sup>, G. Ferro<sup>1h</sup>, C. Raynaud<sup>2i</sup>, <sup>1</sup>Laboratoire des Multimatériaux et Interfaces, UMR 5615, Université de Lyon, LYON 1, CNRS, 69622 Villeurbanne, France <sup>2</sup>AMPERE, INSA Lyon, Ecole Centrale de Lyon, CNRS, 69621 Villeurbanne, France <sup>3</sup>GEMAC, Université Versailles-Saint-Quentin, CNRS, 78035 Versailles, France <sup>a</sup>selsabil.sejil@etu.univ-lyon1.fr, <sup>b</sup>loic.lalouat@ec-lyon.fr, <sup>c</sup>mihai.lazar@insa-lyon.fr, <sup>d</sup>davy.carole@univ-lyon1.fr, <sup>e</sup>christian.brylinski@univ-lyon1.fr, <sup>f</sup>francois.jomard@uvsq.fr <sup>g</sup>dominique.planson@insa-lyon.fr, <sup>h</sup>gabriel.ferro@univ-lyon1.fr, <sup>i</sup>christophe.raynaud@insa-lyon.fr, This study deals with electrical and structural characterization of p-n junctions fabricated on a 4° off-axis 4H-SiC with a N<sup>-</sup> epilayers ( $1\times10^{16}$ cm<sup>-3</sup>), on which a P<sup>++</sup> epitaxial area was grown by Vapour-Liquid-Solid (VLS) transport [1], localized in etched wells with 1 $\mu$ m depth. Previously, a High Temperature Annealing (HTA) process (~1700°C), following this localized doping technique, has led for the first time to high quality PN junction [2]. Moreover, this technique has provided p-type material with very low resistivity and led to ohmic contacts on it with specific contact resistance values as low as $1.3\times10^{-6}\,\Omega$ .cm<sup>2</sup> [3]. Further works have been focused on the optimization of the localization process and the VLS growth parameters. At first, the influence of the type of carrier gas (Ar or $H_2$ ) has been investigated in terms of quality of growth morphology, deposit thickness and electrical behavior of the obtained P/N junction [4]. A dramatic improvement has been obtained using $H_2$ as compared to Ar. Under $H_2$ , an excellent and uniform step-bunching morphology was observed over the entire zones of deposition, but the thickness of the $P^+$ SiC deposit was rather thin $\sim 50$ nm. Moreover, the expected $\sim 3$ V threshold voltage of the p-n junction was measured in direct bias. This electrical behavior had never obtained before with such low temperature process (1100°C). Recently [5], we have reported on the optimization of other VLS growth parameters like growth duration, propane flow rate (carbon precursor). Increasing the initial amount of silicon and aluminium have led to a dramatic increase of the thickness of VLS epilayers, reaching the range 200 - 900 nm depending on the width of the wells, without degradation of the crystalline quality (Figure 1). Implementing these new P-type VLS layers with an adequate technological process has allowed us to obtain 4H-SiC diodes withstanding spectacular high current densities in forward bias while preserving a low leakage current density in reverse bias. Hereafter are presented elements of the technological process and the I-V characteristics of these diodes which clearly present a bipolar behavior (light emission in forward bias). At first, after VLS growth, we have checked the Al doping level by Secondary Ion Mass Spectrometry (SIMS) to make a correlation between electrical behavior and deposit thickness as a function of the diameters of the wells (Figure 2). Then, classical Ni-based ohmic contact, RTA annealed at 900°C, was implemented on the back face of the n-type substrate. Because of the high doping level of the VLS P<sup>++</sup> zone (confirmed by SIMS), it has been possible to get ohmic contacts on these VLS p-type layers by the sputtering deposition and patterning of a simple layer of Al metal (Figure 3) thick enough to get full coverage of the rather rough VLS layer surface. corresponding author: selsabil.sejil@etu.univ-lyon1.fr I-V current-voltage measurements on the PN junction formed this way have been performed and one example is presented on figure 4. The reverse leakage current density is quite low while very high current densities (several kA/cm²) are sustainably obtained in forward bias, similar on a wide range of diode diameters the total current being limited to 1A in all cases due to instrumental limitations of the Keithley 2636 SMU unit. Figure 1: SEM image, surface morphology of a VLS thick layer Figure 2: SIMS Al profiles on wells with variable ∅ Figure 3: Schematic cross sectional view of the bipolar diode used for electrical tests Figure 4: I-V measurements in semi logarithmic scale (in the left) and current densities in linear scale (in the right) for PN diodes with various diameters VLS wells Acknowledgements. The authors gratefully thank NanoLyon Technological Platform staff for process expertise. This work has been supported by ST Microelectronics Company. ## References - [1] D. Carole et al., Materials Science Forum. Vol. 740-742, p 177 (2013) - [2] N. Thierry-Jebali et al., Materials Science Forum. Vol 740-742, p 911 (2013) - [3] N. Thierry-Jebali et al., Materials Science Forum. Vol. 778-780, p 639 (2014) - [4] S. Sejil et al., Materials Science Forum. Vol. 858, p 205-208 (2016) - [5] S. Sejil et al., E-MRS 2016, Lille, France