# The use of Carbide Silicon transistors in a switch-mode power supply 

E Baghaz, A Naamane, N. M'Sirdi

## To cite this version:

E Baghaz, A Naamane, N. M'Sirdi. The use of Carbide Silicon transistors in a switch-mode power supply. IRSEC IEEE 6th Int Renewable and Sustainable Energy Conference, Dec 2018, Rabat, Morocco. hal-02078037

## HAL Id: hal-02078037

## https://hal.science/hal-02078037

Submitted on 25 Mar 2019

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# The use of Carbide Silicon transistors in a switch-mode power supply 

E. Baghaz<br>Electronics, Instrumentation and Energetic Laboratory Faculty of Sciences, Chouaib Doukkali University El jadida-Morocco<br>Email: e.baghaz@yahoo.fr

A. Naamane, N.K M'Sirdi<br>Laboratory of Informatics and Systems<br>Aix Marseille Université -LIS UMR 7020<br>Marseille-France<br>Email: nacer.msirdi@lis-lab.fr


#### Abstract

In this paper, we propose a switch mode power supply using carbide silicon transistors in a Full Bridge DC/DC converter structure controlled by an analog control, designed during this work. This solution shows several advantages: simple implementation, compactness with satisfactory performance. The simulation results achieved are compared with those obtained by using a Texas Instrument digital controller UCC28950. It is shown that the designed power supply with an analog control shows an efficiency of more than $\mathbf{9 0 \%}$.


Keywords: Full Bridge DC/DC converter, analog control, UCC28950 controller, power supply, output

## I. INTRODUCTION

The choice of DC/DC converters in the field of power electronics, dependso $n$ the load specification of the desired application. Classical DC/DC converters (Boost, Buck, ...) are easy to design, they require only one PWM signal to control the power switch. But this type of converters are only used for limited current and voltage applications, they suffer from a low-yield problem [1-4] because of the use of hard switching controls, resulting in very significant output power loss during the switching of the transistor [1-4]. To address this problem, there are several other structures of power DC/DC converters for power applications [5,12]. In this context, we propose a high power full bridge DC/DC converter [11] using A carbide silicon MOSFET's. this structure is controlled by an analog circuit, which has several advantages: Simple to implement, compact and it allows a soft switching. And as a result, it improves the overall efficiency of the converter. The simulation results obtained are compared with those of converter designed and controlled by Texas Instrument components. [11] This comparison shows that the system developed in this work has similar results to that of Texas Instrument ones.

## II. STRUCTURE AND OPERATION OF A FULL BRIDGE DC/DC CONVERTER CONTROLLED BY AN ANALOG CONTROL

Figure 1A represents the synoptic diagram of the Full Bridge DC/DC converter, with its analog control high controlled power an analog. Figure 1B, represents a full bridge $D C / D C$ converter. With four transistors $\left(T_{A}, T_{B}, T_{C}\right.$, and $T_{D}$ )in the primary side of the transformer. $\mathrm{T}_{\mathrm{E}}$, and $\mathrm{T}_{\mathrm{F}}$ represent the
transistors on the secondary side of the $\mathrm{T}_{2}$ transformer. While $\mathrm{L}_{\text {Out }}$ and $\mathrm{V}_{\text {Out }}$ form the output filter. The Tr inductance is designed to assist the T2 transformer leakage inductance when operating in resonance with the internal capacity of the MOSFET and facilitates zero voltage switching (ZVT). We have used silicon carbide-based transistors (C2M0025120D).


Figure1. DC/DC Full Bridge converter scheme

To monitor their operation, we conducted an electrothermal study of this kind of transistor (Figure 2a) in order to evaluate the evolution of the junction temperature during its operation. Figure 2b shows the simulation results and with datasheet ones [12], the variation of the Drain-Source resistance (Rdson) as a function of temperature, for a current value of 50A.. It appears that the electro-thermal model developed during this work shows a good precision close to the optimum operating conditions given by the datasheets even in the case of very high temperatures ( $>150^{\circ} \mathrm{c}$ ), which confirms the high temperature operations of SIC transistors.

## The design of an analog control with soft switching

In order to design a simple analog control suitable for high power applications, we have studied and designed a simple analog control, it is based on the acquisition of the current image generated by the input generator and the output voltage we have also generated 6 PWM synchronized signals to ensure the switching of the 4 Transistors (TA, TB, TC, TD) on the primary side of the transformer and those on the secondary side (TE, TF) (Figure 1).


Figure 2: A: Electrical model of SiC (C2M0080120D).
B: Rdson variation Vs junction temperature

The operating principle of this control is as follows:

* A proportional and integral PI : which regulates the output voltage in order to correspond to a given reference. As shown in Figure 3, using a particular bridge circuit The two voltages V1 and Vref are connected respectively to the non-inverting and inverting input of the proportional and integral amplifier PI.
* A progressive start circuit (Figure 3):.This circuit allows to generate a voltage that increases slowly until it reaches the maximum value. The purpose of adding this circuit to the PI controller is to generate a progressive cyclic ratio in transient mode.
* The Acquisition of the current was carried out on the basis of the circuit shown in Figure 4A, the transfomer used for this application has a transformation ratio (m) of 100 and the maximum voltage applied to the CS pin is $\mathrm{Vp}=2 \mathrm{~V}$.
* From this data, we calculate the values of the resistances (R1 and Rcs) in Figure 3A:
$I_{p 1}=\left(\frac{P s}{V s * \eta}+\frac{\Delta I_{L 1}}{2}\right) * \frac{1}{m}+\frac{V_{I N M I N} * D_{M A X}}{L_{M A G} * 2 * F_{S W}}=6.88 A$
$R_{C S}=\frac{\left(V_{p}-0.3\right)}{\left(\frac{I_{p 1}}{n} * 1.1\right)}=20.89 \Omega$
(1) $R_{7}=n * R_{C S}=800 \Omega$
* The signal that represents the current image at the input of the Full Bridge DC/DCconverter is added to a saw-tooth signal (VRAMP) (Figure 4B), using a summer Opampl circuit. Next, the resulting signal is compared with the VS1 signal generated by the circuit in Figure 3. And as a result, this comparison results in a PWM signal. The simulation results are shown in Figure 4.


The PWM signal obtained above is connected with a flip flop JK toggle (Figure 6). The Q output of this toggle will only change the state if the PWM signal connected to its CLK input is in the rising front. The signal Q and $\mathrm{q}^{-}$at the output of the JK are two PWM signals (QC and QD) that will control an arm of the transistors of the DC/DC converter Full Bridge.

Then, we applied a delay of 360 ns to the front amount of two signals Q and (q) ${ }^{-}$, which ensures a switching to zero voltage SVA (soft switching), avoiding the switching losses that usually occur during a Operation and a classical PWM delay.


Figure. 4 A : Input curent acquisition


Figure. 4 B: Input Current comparison with comparison Vs


Figure. 5 Generated signals by Circuits of figures $2 \& 3$
C: Signals comparison Vs of figure 2 and Vs1 of figure 3;
D: PWM signal at comparator output of figure 3B.

The simulation results are shown in Figure 7, by connecting the PWM signal obtained to a JK flip flop, we obtain the signal from Figure 6 in green. One notices the JK has a rising edgebehavior .for its state changes. The outputs Q and Q-, at the output of the JK flip flop, are shifted at each front up to 60 ns . 7 F and G ).


Figure. 6 PWM signals connected to transistors $T_{C}$ et $T_{D}$.


Figure 7. Signals generated by the circuit in Figure 5: E: PWM signal connected to the flip flop JK input (pink) and the one at its output (green); F: PWM signal QC (in red) of the JK flip flop (in green); G: QD PWM signal (in red).the output (Qbar) of the JK flip flop (in green).

Following the same principle, we generated the other two second-arm PWM signals from the Full Bridge DC/DC converter (Figure 8). Such as, by connecting a CLK signal of cyclic ratio of 0.05 to the CLK input of the Flip Flop JK, resulting in two output Q and (Qbar). By imposing in the same way a delay of 360 ns on the front amount of each output, we deduct the other two PWM signals (QA and QB) of the primary part. Figure 9 shows the simulation results of the signals generated by the circuit in Figure 8.


Figure. 8 PWM signals connected to transistors $T_{A}$ et $T_{B}$


Figure. 9 H: Clock signal (in green)) connected to the flip flop JK input and the one to its output (red);
I: QA (green) PWM signal at the output of the JK flip flop (in red)

## III. SiMULATION RESULTS AND INTERPRETATION

Fig 10, represents the complete circuit of the switching mode power supply, implanted in the PSPICE simulator. We represent in the following the different simulation results obtained.

## III. 2 Performance comparison of the designed control and the UCC28950 controller

In order to show the performance of the analog control designed during this work, we compared the different signals of the Full Bridge converter in Figure 1b, controlled by the designed control and the UCC28950 controller. The different results obtained are shown in Figure 11.Il is to note that the results of the system controlled by the analog control designed are shown in Figure 11 on the left and those of system controlled by UCC28950 [11] are shown on the Same figure on the right. Based on the results obtained:


Figure. 10 Complete circuit of the Supply switch mode
> The comparison of the OUTA PWM signal generated by the two controls shows that they have the same cyclic ratio of 0.47 , the same frequency of 100 kHz .


Figure 11. OUT A PWM signal,
$>$ The currents (Figure 12A and B), which flow in the transistor TF of the second part, generated by the two commands are identical


Figure . 12 Output transformer current generated
> The electrical quantities at the output (voltage, current) generated by the analog control designed (Figure 13 A ) are identical with those generated by the UCC28950 (Figure 13 B ). Then, the electrical quantities generated by the controls respond well to the defined load specification: a voltage, a currentand a power output of $12 \mathrm{~V}, 50 \mathrm{~A}$ and 600 W respectively
> The analog control designed in this work has a satisfactory performance, it is higher than $90 \%$ (figure 13C). It is identical to that generated by the UCC28950 controller (figure 13D).
> The analog control designed during this work generates well-synchronised PWM signals, which ensures smooth switching to the transistors of the DC/DC converter. In order to clearly show these advantages, we have shown in Figure 12 and F , the power losses and the junction temperature of the four transistors, of the Full Bridge DC/DC converter (Figure 1), during the transistor switching. It appears that, the power losses in each transistor is low, they do not exceed 0.5 W . Then the junction temperature of each transistor is about $50{ }^{\circ} \mathrm{C}$. The results obtained clearly show the advantage of the control designed during this work


$\nabla$ ( (V(VOUT)*-I (R43)) / (AVG (I (T1: P1A
)) *V(VIN:+)))*100
Time

ㅁ ( (-I (R24)*V(VOUT)) /(AVG (I (T1: P1A )) $* V(T 1: P 1 A))) * 100$
Time

Figure. 13 Electrical quantities at the output of the DC/DC converter generated by the two controls:
A (B): Voltage and current generated by analog control (UCC28950) C (D): Overall output of the converter controlled by the digital control (UCC28950).

## III. 2 Power losses study of the DC/DC converter

The analog control designed during this work generates well-synchronized PWM signals, which ensures soft switching of the transistors of the DC/DC converter. In order to clearly show these advantages, we have shown in Figure 14, the drain current C and the VDS voltage of the DC/DC converter. It should be noted that the current is multiplied by 100 in order to clearly notice the power losses during the transistor switching. It appears that:
$>$ At the opening of the $\mathrm{T}_{\mathrm{A}}$ transistor (Figure 14 A ), it is noted that the $\mathrm{V}_{\mathrm{DS}}$ voltage toggles from 0 to 400 V in few nanoseconds time and the current $I_{D}$ changes from the max to 0 gradually, leading to a very small power loss. While
at the closing (Figure 14 B ), the $\mathrm{V}_{\mathrm{DS}}$ voltage diverges directly to 0 . On the other hand, the current ID is delayed $(1.5 \mu \mathrm{~s})$ so that it toggles from 0 to its maximum value giving also a very small power loss(Figure 14 C ) Then the junction temperature of each transistor is about 50 ${ }^{\circ} \mathrm{C}$ (figureD). The results obtained show clearly the advantage of the control designed during this work
>

5.0036 ms 5.0039 ms 5.0043 ms

ऊ V (Q2:d,Q3:d) $\nabla I(Q 2: d) * 100$
Time


○ V (Q2:d, Q3:d) $\nabla I(Q 2: d) * 100$
Time


$Y V(U 40: T J) \quad \nabla V(U 42: T J)$
$\Delta V(U 39: T J) ~ § V(U 41: T J)$
Time

Figure 14 : Voltage $V_{D S}$ and current $\mathrm{I}_{\mathrm{D}}$ of the $\mathrm{DC} / \mathrm{DC}$ converter $\mathrm{T}_{\mathrm{A}}$ in Figure 1: $A$ and $B$ : Voltage VDS and current $I_{D}$ at the opening and closing of the transistor.
C: Dissipated losses in the $\mathrm{T}_{\mathrm{A}}$ transistor.
D: Temperature junction $\left(1 \mathrm{~V}=1^{\circ} \mathrm{C}\right)$

## IV. Conclusion

The development of a power supply with a relatively high current is presented. It allows to generate a voltage of 12 v and a current of $50 \mathrm{~A},(600 \mathrm{~kW})$. It operates at a switching frequency of 100 kHz . The used structure is a Full Bridge DC/DC converter controlled by an analog control, developed and designed during this work. The challenge was to show that the analog control could advantageously be used instead of a digital one as the one commercialized by the Texas Instrument (UCC28950. The different results obtained show that the proposed control has relevant results similar to those obtained by the digital control.

## References

[1] E. Baghaz, M. Melhaoui, M. F. Yaden and K. Kassmi. Photovoltaic System Equipped with a DC/DC Buck Converter and a MPPT
[2] http://vincent.boitier.free.fr/TER/809PET-boost-converter-efficiencycalculations.pdf
[3] Elhadi BAGHAZ. Architectures discrétisées de gestion de l'énergie fournie par les systèmes photovoltaïques. Thèse soutenue à l'université Mohamed Premier d'Oujda, Juin 2015.
[4] Cedric Cabal. Optimisation énergétique de l'étage d'adaptation électronique dédié à la conversion photovoltaïque. Thèse Délivrée par l'Université Toulouse III - Paul Sabatier, décembre 2008.
[5] L. Balogh, "The current-doubler rectifier: An alternative rectification technique for push-pull and bridge converters," Unitrode Integrated Circuit Corporation, Design note, DN-63, 2001, pp.1-5.
[6] L. Balogh, "Design Review :100 W, 400 KHz DC-DC converter with current doubler synchronous rectification achieves $92 \%$ efficiency". Texas Intrument, Design Review, 2001, pp.1-40.
[7] Z. Sun, B. Eng, "Full bridge DC/DC converter with zero current switching synchronous rectification for auxiliary power units, "McMaster University, 2014.
[8] X. Zhao, J.M. Guerrero, and X. Wu ,'’Review of aircraft electric power systems and architectures," in Proc. IEEE International Energy Conference (EnergyCon'14), 2014.
[9] N. Kutkut, "A full bridge soft switched telecom power supply with a current doubler rectifier," in Proc. Telecommunications Energy Conference, 1997. INTELEC 97., 19th International, Melbourne, Vic., 19-23 Oct 1997, pp.344-351
[10] M. O'Loughlin, "UCC28950 600-W, phase-shifted, full-bridge application report," TI Lit. No. SLUA560B, pp. 1-30, Sept. 2010.
[11] http://www.ti.com/lit/ds/symlink/ucc28950.pdf
[12] http://www.wolfspeed.com/media/downloads/161/C2M0025120D.pdf

