# Influence of plasma process on III-V/Ge multijunction solar cell via etching Mathieu de Lafontaine, Erwine Pargon, Camille Petit-Etienne, Guillaume Gay, Abdelatif Jaouad, Marie-Josée Gour, Maité Volatier, Simon Fafard, Vincent Aimez, Maxime Darnon ### ▶ To cite this version: Mathieu de Lafontaine, Erwine Pargon, Camille Petit-Etienne, Guillaume Gay, Abdelatif Jaouad, et al.. Influence of plasma process on III-V/Ge multijunction solar cell via etching. Solar Energy Materials and Solar Cells, 2019, 195, pp.49-54. 10.1016/j.solmat.2019.01.048. hal-02064455 HAL Id: hal-02064455 https://hal.science/hal-02064455 Submitted on 15 Jan 2024 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. ELSEVIER Contents lists available at ScienceDirect ## Solar Energy Materials and Solar Cells journal homepage: www.elsevier.com/locate/solmat # Influence of plasma process on III-V/Ge multijunction solar cell via etching Mathieu de Lafontaine<sup>a,b</sup>, Erwine Pargon<sup>a</sup>, Camille Petit-Etienne<sup>a</sup>, Guillaume Gay<sup>a</sup>, Abdelatif Jaouad<sup>b,\*</sup>, Marie-Josée Gour<sup>b</sup>, Maïté Volatier<sup>b</sup>, Simon Fafard<sup>b</sup>, Vincent Aimez<sup>b</sup>, Maxime Darnon<sup>b</sup> - a Laboratoire des Technologies de la Microélectronique (LTM), CNRS, Université Grenoble Alpes, 17 avenue des Martyrs, 38000 Grenoble, France - <sup>b</sup> Laboratoire Nanotechnologie Nanosystèmes (LN2) CNRS UMI-3463 Institut Interdisciplinaire d'Innovation Technologique (3IT), Université de Sherbrooke, 3000 Boulevard Université, Sherbrooke, Québec, Canada JIK OA5 #### ARTICLE INFO # Keywords: Plasma etching Passivation Via Concentrated photovoltaics Multijunction solar cells III-V #### ABSTRACT In this paper, the impact of the plasma process for III-V/Ge heterostructure etching on both the morphology and the photovoltaic performance is investigated for the fabrication of multijunction solar cells with a through cell via contact architecture. Three different plasma chemistries (BCl<sub>3</sub>/Cl<sub>2</sub>, SiCl<sub>4</sub>/Cl<sub>2</sub>, and SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub>) have been studied in order to obtain anisotropic etching through the multijunction heterostructure without inducing photovoltaic performance loss. SiCl<sub>4</sub>-based plasma chemistries have been found more suitable to achieve deep via hole etching ( $^{\sim}$ 30 µm) without lateral etching. The study suggests that SiCl<sub>x</sub> passivation is more efficient to protect the sidewalls compared to BCl<sub>x</sub>. The addition of H<sub>2</sub> in SiCl<sub>4</sub>/Cl<sub>2</sub> mixture appears to reinforce the sidewall passivation and thus to limit the lateral etching. III-V/Ge triple junction solar cells with standard grid line and busbar front and back contact have been fabricated on which shallow via-holes have been etched in order to assess the associated photovoltaic performance loss to each plasma etching process. Despite the fact that similar hole sidewall profiles are obtained, the electrical performances are plasma chemistry dependant. This study demonstrates that the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> process presents the lowest losses with almost no induced open-circuit voltage degradation, which makes it promising for the through cell via contact architecture recently proposed for concentrated photovoltaics (CPV) solar cells. #### 1. Introduction A new contact architecture has recently been proposed for multijunction solar cells [16]. Replacing the standard grid line and busbar front contact for through cell via contacts (TCVC) could increase the solar cell efficiency. A schematic of this new architecture is presented in Fig. 1. These contacts use insulated and metallized vias in order to forward the front side generated carriers to the backside where both contacts are located. This interconnection design could result in a reduced series resistance since the millimeters-long grid lines could be replaced by micrometers-long vias. Moreover, the anode/cathode contacts on the backside do not create shading. Therefore, this architecture reduces the trade off between the series resistance and the shading that is required for conventional front side contacts. Thus, larger contacts could be fabricated on the backside which will also reduce the series resistance [20]. Furthermore, this architecture allows the suppression of the grid lines which results in a shading reduction. Both of these characteristics could increase the cell efficiency by 3 absolute percent as shown by simulation results [16]. Moreover, since both contacts are now on the backside, the busbars are not longer required. The busbar suppression could optimize the active area and increase the power yield per wafer by 20% [16]. A first multijunction solar cell with through cell via contacts has been fabricated on a GaInP/AlGaAs heterostructure showing the technical feasibility of this architecture [15]. The inverted dual junction epitaxial structure proposed in the latter article allowed to fabricate TCVC with shallow vias ( $\sim 5 \, \mu m$ -deep) [15]. However, such process is not suitable for TCVC fabrication on thicker epitaxial structures such as III-V/Ge triple junction heterostructures. Therefore, this new architecture faces a technological challenge: the capability to etch deep (~ 30 μm) via holes through a complex stack of III-V/Ge heterostructures while keeping anisotropic and undamaged sidewalls with good optoelectronic surface properties. This depth would be sufficient to fabricate this new architecture if the Ge wafer is thinned from the backside. Moreover, the 30 µm target could prevent photovoltaic performance losses associated to wafer thinning [3]. Etching via-holes E-mail address: abdelatif.jaouad@usherbrooke.ca (A. Jaouad). <sup>\*</sup> Corresponding author. Fig. 1. Schematic of a multijunction solar cell with a through cell via contact architecture. increases the edge area, thus increasing surface recombination at perimeter of the solar cell [5]. Moreover, it is likely that surface recombination velocity could be enhanced if the plasma process introduces damage on the sidewalls. Development of a viable TCVC technology for III-V/Ge solar cells is not possible without a suitable etching process that allows a good sidewall profile with low induced defects. Over the past decades, several publications have reported III-V material plasma etching in chlorine-based plasmas. Indeed, $\operatorname{Cl}_2[11,12]$ , $\operatorname{BCl}_3[13,14]$ , and $\operatorname{SiCl}_4[21,7]$ , are all suited to etch a wide variety of III-V compounds. However, only a few studies have reported plasma etching of III-V/Ge triple junction heterostructures containing InGaP, InGaAs, GaAs, AlInP, AlGaAs, AlGaInP layers and quantum dot compounds [5,7,6]. In this study, three plasma chemistries; $SiCl_4/H_2/Cl_2$ , $SiCl_4/Cl_2$ , and $BCl_3/Cl_2$ are investigated to perform via-hole etching on III-V/Ge multijunction heterostructures. The etch morphology presented by all three chemistries has been studied in order to evaluate which one is the most suitable for III-V/Ge heterostructure anisotropic etching. Moreover, the performance loss induced by via etching with those plasma processes has been assessed. To carry out this study, III-V/Ge triple junction solar cells with standard grid line and busbar front contact and back contact have been fabricated on which via-holes have been etched for all three plasma chemistries. Their external quantum efficiency (EQE) and open-circuit voltage ( $V_{oc}$ ) have been compared to those of reference cells without via-holes to assess the performance loss associated to each plasma process. #### 2. Experiments #### 2.1. Via morphology The samples consist of 1 cm² dies diced from a 100 mm commercial quantum dot enhanced cells epiwafers with III-V/Ge triple junction heterostructures consisting of an InGaP top cell, an (In)GaAs middle cell, and a Ge bottom cell [8]. The III-V heterostructure was grown on $^\sim$ 170 $\mu m$ -thick Ge wafers. The first experiment was performed to assess the etch morphology on shallow ( $^\sim$ 10 $\mu m$ ) or deeply etched vias ( $^\sim$ 30 $\mu m$ ). A silicon dioxide hard mask was deposited by plasma-enhanced chemical vapor deposition (PECVD) for the deep vias while photoresist was used as a mask for the shallow vias. A photolithography followed by a CF4 plasma etching process for the samples with a hard mask were performed to define 10 µm diameter holes in the hard mask. All III-V/Ge plasma etching processes have been performed in a Multiplex Inductively Coupled Plasma (ICP) SR III-V system from Surface Technology Systems (STS). Both the inductive source power and the bias power are operated at 13.56 MHz. The samples are mounted with Crystalbond $^{\rm TM}$ on a 8″ silicon carrier wafers covered with PECVD silicon oxide. A helium flow is applied to the backside of the carrier to stabilize its temperature at 20 °C for all experiments. BCl3 and SiCl4-based plasmas chemistries have been investigated to achieve via-hole etching on III-V/Ge multijunction heterostructures. The three plasma process conditions are shown in Table 1. Those conditions were chosen because they are suited to etch the III-V/Ge triple junction heterostructures After plasma etching, scanning electron microscopy (SEM) crosssections were performed to study the via morphology before the passivation layer removal. A second observation was performed after the passivation layer removal using hydrofluoric acid (HF). #### 2.2. Impact of etching process on solar cell performance In order to demonstrate if plasma etching process could impact the performance of a TCVC solar cell, III-V/Ge triple junction solar cells were fabricated using a standard grid line contact and via-holes were etched in the interdigitated space using different plasma processes. Fig. 2 presents schematics of the fabricated devices: a reference cell without via-holes (Fig. 2a) and a cell with via-holes (Fig. 2b). The detailed microfabrication process is presented in a previous publication [5]. The first step consisted of a Ni/Au evaporation on the backside of the epiwafers to form the back contact. Then, a first photolithography was performed to define the grid line and busbar metallization on the front side. This metallization was fabricated by a Ni/ Ge/Au/Ni/Au evaporation and a lift-off. This step defines a cell area of $5.5 \times 5.5 \,\mathrm{mm}^2$ . The grid line width and pitch were respectively $6 \,\mu\mathrm{m}$ and 115 µm. Then, a second photolithography was performed to define the via-holes. The via diameter and pitch were varied from one cell to another to study the impact of those parameters on the cell performance. One row of vias was patterned between every grid line. The pitch between the vias was 60, 80 or 100 µm and the via diameter was either 10 or $20\,\mu m$ . The via etching reduces the active area of $30.25\,\text{mm}^2$ by a factor ranging between $\sim 0.66\%$ and $\sim 4.44\%$ depending on the via diameter and pitch. Moreover, the via etching increases the perimeter to area ratio of the solar cell from $\sim 8 \, \mathrm{cm}^{-1}$ to a value ranging from $\sim 35\,\mathrm{cm}^{-1}$ to $\sim 101\,\mathrm{cm}^{-1}$ depending on the via diameter and pitch. Via-holes through the III-V/Ge heterostructure were fabricated by plasma etching. A sample for each plasma process described in Section 2.1 (BCl $_3$ /Cl $_2$ , SiCl $_4$ /Cl $_2$ and SiCl $_4$ /H $_2$ /Cl $_2$ ) and each diameter/pitch configuration was fabricated, the aim being to evaluate if the plasma chemistry used could have an impact on the cell performance. For all three processes, the processing time was set to obtain a shallow via depth ( $^{\sim}10\,\mu m)$ since only the junctions need to be etched to assess the performance loss. During the plasma etching step, the reference cells were fully protected by the photoresist film in order to expose them to the plasma process without etching any via-holes. Then, the cells were electrically insulated by saw-dicing. Finally, the contact layer was etched by a NH<sub>4</sub>OH/H<sub>2</sub>O<sub>2</sub>/H<sub>2</sub>O solution which also etched the (In)GaAs layers via-hole sidewalls. **Table 1**Plasma conditions of the three etching processes. | Process | BCl <sub>3</sub> flow (sccm) | SiCl <sub>4</sub> flow (sccm) | H <sub>2</sub> flow (sccm) | Cl <sub>2</sub> flow (sccm) | Pressure (mTorr) | Temperature (°C) | ICP Power (W) | Bias Power (W) | |------------------------------------|------------------------------|-------------------------------|----------------------------|-----------------------------|------------------|------------------|---------------|----------------| | BCl <sub>3</sub> /Cl <sub>2</sub> | 10 | 0 | 0 | 45 | 4 | 20 | 440 | 260 | | SiCl <sub>4</sub> /Cl <sub>2</sub> | 0 | 25 | 0 | 25 | 4 | 20 | 440 | 260 | | $SiCl_4/H_2/Cl_2$ | 0 | 20 | 20 | 10 | 4 | 20 | 440 | 260 | **Fig. 2.** Schematics of a) a reference cell without via-holes and b) a cell with via-holes [7]. External quantum efficiency (EQE), one-sun current-voltage (IV) and concentration flash measurements have been performed in order to assess the photovoltaic performance loss. The device under test is stabilized at 25 °C during all measurements on all three setups. The EQE setup consists of a QEX7 spectral response from PV measurements calibrated with a Si and a Ge photodetectors. During a subcell measurement, the other subcells are biased using two white light sources properly filtered to obtain current matching. The bottom cell EQE has been corrected to remove the measurement artifacts [17]. One-sun IV measurements are performed to obtain the one-sun open-circuit voltage ( $V_{oc}$ ). The light source used is the Newport Oriel Sol1A with an AM1.5G spectrum, and the setup was calibrated with a Si solar cell. Therefore, the irradiance is $\sim 1000 \, \frac{W}{m^2}$ . For the measurements under concentration, an AM1.5D spectrum flash tester was used. The short-circuit current density ( $J_{sc}$ ) and the open-circuit voltage were measured between a concentration of 100 and 600 sun by steps of 100 sun. The real sun concentration for each measurement was obtained by dividing the $J_{sc}$ of a specific concentration by the one-sun AM1.5D $J_{sc}$ calculated from the EQE of the current-limiting subcell of the device. Since the real sun concentration could vary from a measurement to another, the raw data were fitted with a linear regression of the $V_{oc}$ as a function of the logarithm of the concentration. The results presented consist of the fitted $V_{oc}$ at a concentration of 100–600 sun by steps of 100 sun. For the IV measurements at both one-sun and under concentration, no spectral calibration has been performed to ensure that the subcells are current-matched. However, in this specific study, the analysis is based on a comparative evaluation between the cells with via-holes and the reference cells without via-holes. Therefore, despite the fact that a spectral mismatch may occur, a $V_{\text{oc}}$ change can be solely attributed to the via-hole etching. #### 3. Results and discussion #### 3.1. Via morphology Fig. 3 presents cross-section SEM images of shallow vias (~ $10\,\mu m$ -deep) etched by a) the $BCl_3/Cl_2$ , b) the $SiCl_4/Cl_2$ and c) the $SiCl_4/H_2/Cl_2$ plasma processes described in Table 1. From these results, all three processes etch vias in the three junctions and the tunnel junctions. Moreover, all three processes lead to about similar diameter (~ $10\,\mu m$ ), confirming that a photovoltaic performance change can be assigned to the plasma process rather than a simple geometric effect such as a larger via diameter. A passivation layer can be observed on the via sidewall as shown on Fig. 3 d), e) and f). Despite the fact that all plasma processes present a passivation layer, lateral etching can be observed on the BCl<sub>3</sub>/Cl<sub>2</sub> etched via as presented on Fig. 3 a) indicating that the passivation layer does not completely protect the via sidewall in the vicinity of the (In)GaAs layer. This is not observed on the vias etched with a SiCl<sub>4</sub>-based process as shown on Fig. 3 b) and Fig. 3 c). $\mathrm{BCl}_3$ and $\mathrm{SiCl}_4$ plasmas are known to respectively provide $\mathrm{BCl}_x$ and $\mathrm{SiCl}_x$ species likely to redeposit on the patterned sidewalls and protect them from lateral erosion. Moreover, it was shown that if oxygen is present in the gas phase (either intentionally added [10] or coming from $SiO_2$ cover plate sputtering or coming from the reactor walls [2]), the $SiCl_x$ passivation layers are oxidized and turn into $SiO_xCl_y$ -like layers which favors the deposition and makes denser passivation layers. In the case of $BCl_3$ plasmas, oxygen does not directly participate in the passivation layer deposition, even if a few percent of oxygen may also be incorporated into the layer [18]. The lateral erosion occurring with $BCl_3$ plasmas tends to suggest that $B(O_x)Cl_y$ -like layers are more permeable to plasma radicals and less resistant to the sputtering than $SiO_xCl_y$ -like layers. A selective sidewall erosion larger than $\sim 1~\mu m$ will complexify both the electrical insulation and the via metallization processes. The lateral etching occurring with BCl3 plasma chemistry is problematic in achieving deeper via hole of 30 $\mu m$ needed in a real integration scheme of TCVC, since it will increase with the processing time and lead to unacceptable via hole enlargement. Indeed, a sidewall erosion of $\sim 3~\mu m$ can be observed for $\sim 27~\mu m$ deep vias etched with such chemistry (not shown here). Thus, SiCl4-based plasmas have been further investigated for the etching of deep via holes. Fig. 4 presents cross-section images performed on deep ( $\sim 30~\mu m$ ) vias etched by the SiCl4/Cl2 plasma process a), b) and c) before HF cleaning and d) after HF cleaning and e) the SiCl4/H2/Cl2 plasma process after HF cleaning. On the $\sim 30~\mu m$ deep vias, a thick passivation layer detached from the sidewalls can be observed on some of the III-V layers (Fig. 4 b) and the Ge (Fig. 4 c). On an etch depth of 33.5 µm, lateral etching can be observed as shown on Fig. 4 d). The SiCl<sub>4</sub>/Cl<sub>2</sub> process results in an isotropic etch in the III-V layers with low indium concentration such as (In)GaAs for > 30 µm-deep etching processes. The isotropic behaviour creates a lateral etch depth of $2\,\mu m$ that can be observed in the III-V layers as presented on Fig. 4 d). Fig. 4 e) presents a cross-section SEM image of a via-hole etched with the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> process after HF cleaning. A depth of 27.5 µm could be obtained with minimal lateral etching in the III-V layers (< 500 nm). Adding H<sub>2</sub> in the SiCl<sub>4</sub>/Cl<sub>2</sub> plasma has the major effect of scavenging the chlorine radicals present in the gas phase and form HCl. This has two major impacts: it decreases the Cl radical flux which is mainly responsible from lateral erosion and it reinforce the passivation layer by scavenging the Cl present in the SiO<sub>x</sub>Cl<sub>y</sub> passivation layer to turn it into a more SiOx-like layer [9]. Note that this improvement cannot be explained by a higher oxygen flow since the SiO2 etch rate is identical for both SiCl4-based processes. This mechanism indicates that hydrogen addition may be important to reduce lateral etching and minimize sidewall damage. As a result, the $SiCl_4/H_2/Cl_2$ process is the most promising plasma chemistry to achieve deep via etching of III-V/Ge heterostructures. However, plasma process optimization is still required since sidewall roughness and damage are present for all processes. #### 3.2. Solar cell performance The next step was to determine the most suitable process from the solar performance standpoint. In this section, shallow vias of about $10\,\mu m$ are etched using the three plasma processes presented previously. External quantum efficiency results according to the plasma process used are presented in Fig. 5. Only the cells with via-holes with the diameter and pitch configuration presenting the highest area losses (20 $\mu m$ diameter and 60 $\mu m$ pitch) are presented on this graph. A significant loss can be observed on the EQE of the InGaP top cell (300–700 nm) and the (In)GaAs middle cell (700–900 nm) from the via addition. This EQE loss induces a $\sim 5\%$ short-circuit current reduction, which is explained by the area loss from via etching. This characteristic is also confirmed by the fact that a lower EQE loss is obtained for smaller via diameters and larger via pitches (not shown here). However, this behaviour cannot be observed on the Ge bottom cell EQE (900–1750 nm). This may be explained by the fact that the EQE artifact correction of shunt resistance related effects is Fig. 3. Cross-section SEM images of shallow ( $\sim 10\,\mu m$ ) vias etched with a) the BCl<sub>3</sub>/Cl<sub>2</sub>, b) the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub>, and c) the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> plasma etching processes. Cross-section SEM images of the passivation layers formed on the sidewalls of the vias etched with d) the BCl<sub>3</sub>/Cl<sub>2</sub> (close-up of fig. Fig. 3 a), e) the SiCl<sub>4</sub>/Cl<sub>2</sub> (close-up of fig. Fig. 3 b), and f) the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> (close-up of fig. Fig. 3 c) plasma etching processes. Fig. 4. Cross-section SEM images of deep vias etched with a), b) and c) the $SiCl_4/Cl_2$ process without HF cleaning, d) the $SiCl_4/Cl_2$ process with HF cleaning and e) the $SiCl_4/H_2/Cl_2$ process with HF cleaning. Figure b) and c) are close ups of figure a) showing the passivation on the III-V and Ge sidewall respectively. greater than the area loss from via etching. Indeed, the expected EQE loss from the via area is $\sim 4\%$ whereas the EQE artifact correction may exceed 10%. However, the quantum efficiencies of the cells with vias presented on Fig. 5 are similar, regardless of the plasma process. Therefore, it is possible to conclude that the plasma chemistry does not affect the performance of the cells with via-holes from the external quantum efficiency standpoint. Fig. 6 presents the open-circuit voltage of the cells with $\sim 10\,\mu m$ -deep via-holes etched with the three plasma processes as a function of the via pitch. The line corresponds to the $V_{oc}$ of the reference cell, without via-holes. In all cases, a $V_{oc}$ loss from via etching can be observed. For smaller pitches and/or larger vias, the $V_{oc}$ losses are more Fig. 5. External quantum efficiency of the reference cell and the cells with viaholes etched with the three plasma processes as a function of the wavelength. The results of cells with viaholes are those that maximize the perimeter to area ratio $(20 \, \mu m \, diameter \, and \, 60 \, \mu m \, pitch)$ . Fig. 6. One-sun open-circuit voltage of the cells with via-holes etched with the three plasma processes as a function of the via pitch. The line corresponds to the $V_{oc}$ of the reference cell without via-holes. pronounced. The relative $V_{oc}$ loss from via etching for the BCl $_3$ /Cl $_2$ process ranges from 2% to 7% depending on the diameter and pitch configuration. Those results are in agreement with what was previously published [5]. However, the SiCl $_4$ /Cl $_2$ process presents a lower relative $V_{oc}$ loss (2–5%) compared to the BCl $_3$ /Cl $_2$ . Even better results can be obtained with the SiCl $_4$ /H $_2$ /Cl $_2$ process as it presents a loss ranging from 1% to 3%. The data shows that the plasma chemistry has a significant impact on the cell performance. From these results, it suggests that the SiCl $_4$ /H $_2$ /Cl $_2$ process is the most suitable one to limit the photovoltaic performance loss. The origin of the $V_{oc}$ loss can be explained by perimeter related effects such as an increase of the total edge recombination as reported previously [5,1,4]. A larger via diameter and a smaller pitch both increase the overall edge recombination, which can explain the behaviour observed on Fig. 6. Fig. 7 presents the open-circuit voltage of the reference cell and the cells with via-holes etched with the three plasma processes as a function of the sun concentration. Only the cells with via-holes with the diameter and pitch configuration presenting the highest area losses ( $20\,\mu m$ diameter and $60\,\mu m$ pitch) are presented on this graph. The losses from via-hole etching at one sun (Fig. 6) persist at higher sun concentration. However, the Fig. 7. Open-circuit voltage of the reference cell and the cells with via-holes etched with the three plasma processes as a function of the sun concentration. Inset: relative open-circuit voltage losses from via-hole etching for the three plasma processes. The results of cells with via-holes are those that maximize the perimeter to area ratio ( $20 \, \mu m$ diameter and $60 \, \mu m$ pitch). absolute and relative reductions generated from the via-hole process decrease with larger sun concentration as confirmed in the inset of Fig. 7. This behaviour has also been observed previously [5]. This property is beneficial considering the optimum operating conditions of the through cell via contact technology is at high concentration (around or in excess of 1000 suns) [16]. Furthermore, the impact of the plasma process observed at one sun (Fig. 6) is also present at higher sun concentration. By changing the BCl<sub>3</sub>/Cl<sub>2</sub> process for the SiCl<sub>4</sub>/Cl<sub>2</sub> one, the relative $V_{oc}$ loss from via-hole etching can be reduced from 1.4% to 1% at 600 suns using the diameter and pitch configuration that maximizes the losses. Relative losses lower than 1% can be obtained by using the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> process. The improvements can be observed at all the studied sun concentrations, which show that plasma etching optimization is a key step in the fabrication of solar cells with a through cell via contact architecture for high concentration operation. Despite the similar shallow via morphologies, plasma process has a large impact on the photovoltaic performance. It could be explained by two mechanisms: (1) The improved passivation from SiCl<sub>4</sub>-based processes and its enhancement from the hydrogen addition may provide further sidewall protection from the plasma damage. (2) The hydrogen addition may also provide a non-radiative defect passivation during the plasma process [19]. These results support that, by choosing the proper etching process, the output voltage-related photovoltaic performance loss induced by via-hole etching can be controlled and limited. As an example, Fig. 8 presents the relative open-circuit voltage loss as a function of the sun concentration for a promising via configuration that could be used for the new architecture ( $10 \, \mu m$ diameter, $100 \, \mu m$ pitch). With the SiCl<sub>4</sub>/ H<sub>2</sub>/Cl<sub>2</sub> process, the relative loss is below 0.2% over a large sun concentration range, which is below the precision of the measurement setup. This shows that the losses are not significant even without a (NH<sub>4</sub>)<sub>2</sub>S passivation treatment. Such a post-etch passivation treatment was required after the BCl<sub>3</sub>/Cl<sub>2</sub> process in order to reduce the losses [5]. Furthermore, the variation of the relative losses with the sun concentration is much lower for the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> than that presented by the other processes. The observed saturation of the V<sub>oc</sub> reduction for the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> process indicates that this process limits the performance loss to a minimum. Therefore an increase in sun concentration does not further reduce the performance loss. From these results, the SiCl<sub>4</sub>/H<sub>2</sub>/ Cl2 process is clearly the most suited one for concentrated photovoltaic applications. Fig. 8. Relative open-circuit voltage loss of the cell with via-holes etched with the three plasma processes as a function of the sun concentration. The via diameter is $10\,\mu m$ and the pitch is $100\,\mu m$ . #### 4. Conclusion In conclusion, three plasma processes have been studied to etch deep anisotropic vias through a III-V/Ge triple junction solar cell heterostructure. The BCl3/Cl2 chemistry is not suitable to etch via deeper than 10 µm since it creates an important isotropic etching in some of the III-V layers. The anisotropy can be improved by using the SiCl<sub>4</sub>/Cl<sub>2</sub> process. However, from the via morphology standpoint, the best process was the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> one as it can etch deep vias (~ 30 μm) without significant isotropic etching. Moreover, the associated photovoltage performance loss has been measured in order to assess the possibility of using those processes for the fabrication of a through cell via contact architecture. For this experiment, the vias were 10 µm-deep to prevent lateral etching. A small EQE loss can be observed from via etching, independently of the plasma chemistry used. This is explained entirely by the associated area loss in active semiconductor material. An opencircuit voltage loss can be observed from via etching and its magnitude is different depending on the plasma chemistry. Both the absolute and relative Voc losses decrease at higher sun concentration for all plasma processes. The performance changes are not related to the etch morphology since the via diameter and depth are almost similar for the three plasma processes. The Voc losses can be reduced by using the SiCl<sub>4</sub>-based plasma chemistries instead of the BCl<sub>3</sub> one. It can even be further reduced by introducing H2 in the SiCl4/Cl2 mixture, which makes it the most suitable process from the photovoltaic performance standpoint. The source of these losses can be explained by an increased perimeter recombination as supported by a previous study [5]. This work has shown that by using the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> process to etch via-holes in the solar cells, a relative Voc loss below 0.2% could be obtained compared to standard cell, which is typically below the precision of the measurement. The sidewall roughness is increased when deep etching is performed and this may induce additional performance losses. Additional developments based on the the SiCl<sub>4</sub>/H<sub>2</sub>/Cl<sub>2</sub> process can therefore lead to solar cell architectures based on deep vias with low roughness sidewalls and minimal photovoltaic performance loss. #### Acknowledgement LN2 is a joint International Research Laboratory (Unité Mixte de Recherche UMI 3463) funded and co-operated by Université de Sherbrooke (Canada) and CNRS (France) as well as INSA Lyon, ECL, CPE, Université Grenoble Alpes (UGA) as well as the French national nanofabrication network RENATECH. The authors acknowledge FRQNT and CNRS for financial support. This project was supported by ANR (ANR-17-ERC2-0035-01). We acknowledge the support of the Natural Sciences and Engineering Research Council of Canada (NSERC), [funding reference number 497981]. #### References - A. Belghachi, S. Khelifi, Modelling of the perimeter recombination effect in gaasbased micro-solar cell, Sol. Energy Mater. Sol. Cells 90 (1) (2006) 1–14 (URL <a href="http://www.sciencedirect.com/science/article/pii/S0927024805000309">http://www.sciencedirect.com/science/article/pii/S0927024805000309</a>). - [2] S. Bouchoule, S. Azouigui, S. Guilet, G. Patriarche, L. Largeau, A. Martinez, L. Le Gratiet, A. Lemaitre, F. Lelarge, Anisotropic and smooth inductively coupled plasma etching of iii-v laser waveguides using hbr- o2 chemistry, J. Electrochem. Soc. 155 (10) (2008) H778–H785 (URL <a href="https://jes.ecsdl.org/content/155/10/H778">https://jes.ecsdl.org/content/155/10/H778</a>. abstract >). - [3] C. Colin, A. Jaouad, M. Darnon, M. De Lafontaine, M. Volatier, A. Boucherif, R. Arés, S. Fafard, V. Aimez, The handling of thin substrates and its potential for new architectures in multi-junction solar cells technology. AIP Conference Proceedings 1881 (1), 040001, 2017. URL <a href="https://aip.scitation.org/doi/abs/10.1063/1">https://aip.scitation.org/doi/abs/10.1063/1</a>. 50014233. - [4] A. Cuevas, J. Eguren, E. Sanchez, M. Cid, Influence of the junction area to edge area ratio on the open-circuit voltage of silicon solar cells, IEEE Trans. Electron Devices 28 (12) (1981) 1554–1555. - [5] M. de Lafontaine, M. Darnon, C. Colin, B. Bouzazi, M. Volatier, R. Arès, S. Fafard, V. Aimez, A. Jaouad, Impact of via hole integration on multijunction solar cells for through cell via contacts and associated passivation treatment, IEEE J. Photovolt. 7 (5) (2017) 1456–1461. - [6] M. de Lafontaine, M. Darnon, A. Jaouad, P. Albert, B. Bouzazi, C. Colin, M. Volatier, S. Fafard, R. Arés, V. Aimez, Plasma etching applications in concentrated photovoltaic cell fabrication. AIP Conference Proceedings 1766 (1), 060001, 2016. URL <a href="https://aip.scitation.org/doi/abs/10.1063/1.4962091">https://aip.scitation.org/doi/abs/10.1063/1.4962091</a>. - [7] M. de Lafontaine, M. Darnon, E. Pargon, A. Jaouad, M. Volatier, S. Fafard, V. Aimez, Anisotropic and Low Damage III-V/Ge HeterostructuresVia Etching for Multijunction Photovoltaic Cell Fabrication. 10thPlasma Etch and Strip for Microtechnology Workshop, 2017. - [8] S. Fafard, Solar cell with epitaxially grown quantum dot material. U.S. Patent No. 7, 863,516, 2001. URL <a href="https://patents.google.com/patent/US7863516B2/ko">https://patents.google.com/patent/US7863516B2/ko</a>. - [9] L. Gatilova, S. Bouchoule, S. Guilet, P. Chabert, Investigation of inp etching mechanisms in a cl2/h2 inductively coupled plasma by optical emission spectroscopy, J. Vac. Sci. Technol. A 27 (2) (2009) 262–275, https://doi.org/10.1116/1.3071950. - [10] S. Golka, M. Arens, M. Reetz, T. Kwapien, S. Bouchoule, G. Patriarche, Time-multiplexed, inductively coupled plasma process withseparate sicl4 and o2 steps for etching of gaas with high selectivity 27, 2270–2279, 2009. - [11] Y. Hahn, D. Hays, H. Cho, K. Jung, C. Abernathy, S. Pearton, R. Shul, Effect of inert gas additive species on cl2 high density plasma etching of compound semiconductors: part i. gaas and gasb, Appl. Surf. Sci. 147 (1) (1999) 207–214 (URL <a href="http://www.sciencedirect.com/science/article/pii/S0169433299001142">http://www.sciencedirect.com/science/article/pii/S0169433299001142</a>). - [12] Y. Hahn, D. Hays, H. Cho, K. Jung, C. Abernathy, S. Pearton, R. Shul, Effect of inert gas additive species on cl2 high density plasma etching of compound semiconductors: part ii. inp, insb, ingap and ingaas, Appl. Surf. Sci. 147 (1) (1999) 215–221 (URL <a href="http://www.sciencedirect.com/science/article/pii/S0169433299001154">http://www.sciencedirect.com/science/article/pii/S0169433299001154</a>) - [13] T. Maeda, J. Lee, R. Shul, J. Han, J. Hong, E. Lambers, S. Pearton, C. Abernathy, W. Hobson, Inductively coupled plasma etching of iii-v semiconductors in bcl3-based chemistries: i. gaas, gan, gap, gasb and algaas, Appl. Surf. Sci. 143 (1) (1999) 174–182 (URL <a href="http://www.sciencedirect.com/science/article/pii/S0169433298005947">http://www.sciencedirect.com/science/article/pii/S0169433298005947</a>)). - [14] T. Maeda, J. Lee, R. Shul, J. Han, J. Hong, E. Lambers, S. Pearton, C. Abernathy, W. Hobson, Inductively coupled plasma etching of iii-v semiconductors in bcl3based chemistries: ii. inp, ingaas, ingaasp, inas and alinas, Appl. Surf. Sci. 143 (1) (1999) 183–190 (URL <a href="http://www.sciencedirect.com/science/article/pii/s0169433298005935">http://www.sciencedirect.com/science/article/pii/s0169433298005935</a>). - [15] E. Oliva, T. Salvetat, C. Jany, R. Thibon, H. Helmers, M. Steiner, M. Schachtner, P. Beutel, V. Klinger, J.-S. Moulet, F. Dimroth, Gainp/algaas metal-wrap-through tandem concentrator solar cells. Prog. Photovolt.: Res. Appl. 25 (7), 477–483. URL <a href="https://onlinelibrary.wiley.com/doi/abs/10.1002/pip.2844">https://onlinelibrary.wiley.com/doi/abs/10.1002/pip.2844</a>. - [16] O. Richard, A. Jaouad, B. Bouzazi, R. Ares, S. Fafard, V. Aimez, Simulation of a through cell via contacts architecture for hcpv multi-junction solar cells, Sol. Energy Mater. Sol. Cells 144 (2016) 173–180. - [17] G. Siefer, C. Baur, A.W. Bett, External quantum efficiency measurements of germanium bottom subcells: Measurement artifacts and correction procedures. In: 2010 35th IEEE Photovoltaic Specialists Conference. pp. 000704–000707, June 2010. - [18] E. Sungauer, X. Mellhaoui, E. Pargon, O. Joubert, Plasma etching of hfo2 in metal gate cmos devices, Microelectron. Eng. 86 (4) (2009) 965–967 (mNE'08. URL <a href="http://www.sciencedirect.com/science/article/pii/S0167931708004760">http://www.sciencedirect.com/science/article/pii/S0167931708004760</a>). - [19] V. Swaminathan, M.T. Asom, U.K. Chakrabarti, S.J. Pearton, Electron cyclotron resonance plasma-induced damage in algaas/gaas/algaas single quantum wells, Appl. Phys. Lett. 58 (12) (1991) 1256–1258, https://doi.org/10.1063/1.104328. - [20] Y. Zhao, P. Fay, A. Wibowo, J. Liu, C. Youtsey, Via-hole fabrication for iii-v triple-junction solar cells, J. Vac. Sci. Technol. B 30 (6) (2012), https://doi.org/10.1116/1.4754306 (06F401). - [21] Y. Zhao, P. Fay, A. Wibowo, C. Youtsey, Inductively coupled plasma etching of through-cell vias in iii-v multijunction solar cells using sicl4/ar, J. Vac. Sci. Technol. B 31 (6) (2013), https://doi.org/10.1116/1.4822015 (06FF05).