Extended Analysis of the $Z^{2}$ -FET: Operation as Capacitorless eDRAM - Archive ouverte HAL
Article Dans Une Revue IEEE Transactions on Electron Devices Année : 2017

Extended Analysis of the $Z^{2}$ -FET: Operation as Capacitorless eDRAM

Binjie Cheng
  • Fonction : Auteur
Campbell Millar
  • Fonction : Auteur
Siegfried Karg
Paul Wells
  • Fonction : Auteur

Résumé

The Z 2 -FET operation as capacitorless DRAM is analyzed using advanced 2-D TCAD simulations for IoT applications. The simulated architecture is built based on actual 28-nm fully depleted silicon-on-insulator devices. It is found that the triggering mechanism is dominated by the front-gate bias and the carrier's diffusion length. As in other FB-DRAMs, the memory window is defined by the ON voltage shift with the stored body charge. However, the Z 2 -FET's memory state is not exclusively defined by the inner charge but also by the reading conditions.
Fichier principal
Vignette du fichier
150366.pdf (1.65 Mo) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)

Dates et versions

hal-02006362 , version 1 (18-10-2024)

Identifiants

Citer

Carlos Navarro, Joris Lacord, Mukta Singh Parihar, Fikru Adamu-Lema, Meng Duan, et al.. Extended Analysis of the $Z^{2}$ -FET: Operation as Capacitorless eDRAM. IEEE Transactions on Electron Devices, 2017, 64 (11), pp.4486-4491. ⟨10.1109/TED.2017.2751141⟩. ⟨hal-02006362⟩
65 Consultations
1 Téléchargements

Altmetric

Partager

More