BIMOS transistor solutions for ESD protection in FD-SOI UTBB CMOS technology - Archive ouverte HAL
Article Dans Une Revue Solid-State Electronics Année : 2016

BIMOS transistor solutions for ESD protection in FD-SOI UTBB CMOS technology

Résumé

We evaluate the Electro-Static Discharge (ESD) protection capability of BIpolar MOS (BIMOS) transistors integrated in ultrathin silicon film for 28 nm Fully Depleted SOI (FD-SOI) Ultra Thin Body and BOX (UTBB) high-k metal gate technology. Using as a reference our measurements in hybrid bulk-SOI structures, we extend the BIMOS design towards the ultrathin silicon film. Detailed study and pragmatic evaluations are done based on 3D TCAD simulation with standard physical models using Average Current Slope (ACS) method and quasi-static DC stress (Average Voltage Slope AVS method). These preliminary 3D TACD results are very encouraging in terms of ESD protection efficiency in advanced FD-SOI CMOS.
Fichier non déposé

Dates et versions

hal-02003184 , version 1 (01-02-2019)

Identifiants

Citer

Philippe Galy, S. Athanasiou, S. Cristoloveanu. BIMOS transistor solutions for ESD protection in FD-SOI UTBB CMOS technology. Solid-State Electronics, 2016, 115, pp.192-200. ⟨10.1016/j.sse.2015.09.001⟩. ⟨hal-02003184⟩
43 Consultations
0 Téléchargements

Altmetric

Partager

More