

## Threshold voltage bitmap analysis methodology: Application to a 512kB 40nm Flash memory test chip

T. Kempf, V. Della Marca, L. Baron, F. Maugain, F. La Rosa, S. Niel, A. Regnier, Jean-Michel Portal, P. Masson

### ▶ To cite this version:

T. Kempf, V. Della Marca, L. Baron, F. Maugain, F. La Rosa, et al.. Threshold voltage bitmap analysis methodology: Application to a 512kB 40nm Flash memory test chip. IEEE International Reliability Physics Symposium (IRPS 2018), Mar 2018, Burlingame, CA, United States. 10.1109/IRPS.2018.8353642 . hal-01900771

## HAL Id: hal-01900771 https://hal.science/hal-01900771

Submitted on 29 Jul 2020

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Threshold Voltage Bitmap Analysis Methodology: Application to a 512kB 40nm Flash Memory Testchip

T. Kempf<sup>1,2,3</sup>, V. Della Marca<sup>2</sup>, L. Baron<sup>1</sup>, F. Maugain<sup>1</sup>, F. La Rosa<sup>1</sup>, S.Niel<sup>1</sup>, A. Regnier<sup>1</sup>, J.-M. Portal<sup>2</sup>, P. Masson<sup>3</sup>

1. STMicroelectronics, Rousset, France

2. IM2NP, Aix-Marseille University, Marseille, France

3. EpOC / Nice Sophia-Antipolis University, Biot, France

Abstract— The reliability requirements of Flash memory become more and more challenging. Flash memory technology development needs testchips to allow large statistical studies and a product-like approach. In this paper, we present a methodology of bitmap analysis to extract and follow the intrinsic and extrinsic parameters of a 40nm eFlash technology during ramp-up. This methodology is based first on analog bitmap acquisition on 512kB testchip, followed by correction of spatial variabilities like peripheral circuit influences, array organization impacts and process-induced effects, to extract supplementary cell electrical parameters such as threshold voltage, transconductance or programing window. Finally such an analysis tool enhances the advantageous properties of test chip, its large memory cell statistics and its product-like organization, to give more reliable data and vields more information about intrinsic cell technology weaknesses and the best way to tackle them when integrated at product level.

#### I. INTRODUCTION

Embedded Non Volatile Memory (eNVM) [1], are today scaled down to the 40nm technology node and beyond. The low voltage and high-density constraints as well as the required memory performances [2] stress the peripheral circuits and memory array design [3], [4]. Moreover the broad field of applications [5], brings the need to determine precisely the reliability performance of such eNVM technology. This implies a good proficiency to evaluate the extrinsic population of each technology as well as to determine the source of variability.

Cell performance variability in a product-like context is a complex sum of effects that are classified in spatial variability and cell-related, variability. Cell-related variability, or intrinsic variability, has been largely studied and increases with the technology scaling. It can be divided as the device to device variability, like the process-induced Gaussian cell topology variability [6] or the non-uniform doping [7], and as the within die variability, like RTN [8], [9], [10]. However, considering now the embedded memory cells not alone but integrated in an array and controlled by complex logic and high voltage circuits, a systematic cell variability, or extrinsic variability, exists as well. This spatial variability is linked to the cells environment and can be:

• Linked locally to process non-uniformity, such as the ionic contamination [11], or as layer density-induced effects at the border of memory matrix [12] [13].

• Linked to the peripheral organization, which contains, but is not limited to the design of circuits needed for accessing, reading, programing or erasing memory cells [3], [14].

Finally memory array organization itself may have also an impact on memory cell variability. With the cell area reduction and the increase of the memory cut capacity, voltage drop along bitlines and wordlines are of great concerns for designers [15]. The use of metal straps compensates efficiently the voltage drop but breaks the regularity of the array layout with possible side effect. Moreover because of the decrease of memory density with the increase of straps connection, the best solution is a compromise between a limited voltage drop and cost per die.

| TABLE I. | COMPLEMENTARITY BETWEEN TEST CHIP AND SINGLE |
|----------|----------------------------------------------|
|          | DEVICE                                       |

| Critorio                | Test structure   |                                                                                                |  |
|-------------------------|------------------|------------------------------------------------------------------------------------------------|--|
| Criteria                | Single device    | Test chip                                                                                      |  |
| Statistics availability | Low bits density | High bits density                                                                              |  |
| Cell envirronement      | Limited          | Product like                                                                                   |  |
| Memory defectivity      | Memory only      | Peripheral effect, memory<br>array organization/ intersite<br>variation                        |  |
| Test time               | Low              | Need burn-in, or early failure binning (EWS)                                                   |  |
| Test flexibility        | High.            | Limited by its embedded<br>test modes (BIST,<br>reliability test, DMA)<br>and register values. |  |

The use of complex test chip, based on product like architecture, i.e. microcontroller unit (MCU) with the embedded memory, is complementary to single device, as described in table I. Both test structures are mandatory during technology development to assess intrinsic cell performances as well as defectivity. Indeed, test chip, through continuous reading and Direct Memory Access (DMA) [16], allows extracting large statistics compared to single cell, devoted to deep and flexible characterization through I-V curve measurements. Moreover the environment of the cell is more representative of a final product, contrary to single device which is limited by the position of the selected device versus the number and the size of surrounding dummy cells. Finally the test time is quite low for single device and testing can be



Fig.1. (a) Sense of our 40nm Flash with a control gate (A), a drain (B), a source not shown here, an isolated bulk (D), a floating gate (E), the interpoly dielectric (F) and tunnel oxide (G). (b) Equivalent circuit of Flash memory. (c) Single cell device localized by the black square at the intersection of its selected control gate, and drain terminals, embedded in a matrix of **10k** memory cells.

done directly at the end of Back End Of Line (BEOL) flow. While, for test chip, Electrical Wafer Sort (EWS) [2] is needed to trim and to bin the deficient dies and, if required, to package dies to be tested. Test chips are mainly tested by Built-In-Self-Test (BIST) engine. Thus it might be limited by the number and the flexibility of its test modes [16] and by the tester performance. Whereas single device testing is limited only by the tester capacity (very low current range, arbitrary signal generation). To summarize, flexibility, deep characterization, and fast test time are advantages of single cell with a lack of statistic and context. To overcome these last limitations, test chip are used to acquire large statistic in a product-like context at the prize of larger test time and complex setup.

Moreover, the particularity of memory technology, compared to logic circuit, is that the simple organization of memory in matrixes makes it easy to link any memory performance degradation to its location in the memory array [2]. Beyond statistical results, using the scrambling, which is the correspondence between electrical address and topological address, it becomes straightforward to correlates spatial effect with any change in the memory cell performance. The resulting bitmap has the advantage, compared to the generally used cell parameters distribution, to identify topologically each cell performance.

In this paper we present a methodology based on analog bitmap analysis and correction to determine intrinsic memory cell variability and spatial variability on a 40nm eNVM test chip of 512kB. Emphasis is put on test chip testing and bitmap potentialities over single device and distribution to study

extrinsic populations and the impact of test chip periphery and array organization on the embedded memory. The first section gives an overview of Flash technology as well as a brief description of the test vehicles (single cell and test chip). Then the paper focuses on the extraction and the processing of bitmap data. Finally this methodology is applied on the program state and a drain disturb test of the programed cells. In the last section, some conclusions are drawn.

#### II. DEVICE DESCRIPTION

#### A. Flash Memory technology

Our Flash technology is an eNVM processed in a 40nm technology node and composed of a floating gate transistor on an isolated bulk, as described in Fig. 1(a) and (b). Programing is done by hot carrier (HC) while erasing is realized by Fowler-Nordheim mechanism (FN). Reading operation is achieved by measuring drain current (at low drain voltage) and comparing the result to a reference current to determine the memory state.

#### B. Test chip description

Our test chip, described in Fig. 2(a) [17], is a MCU embedding a memory cut of our Flash technology. The array is based on a butterfly architecture, i.e. two NOR arrays in parallel. Furthermore all necessary high voltage and logic circuits are available in order to access, program, erase and read the memory as in a final product. In addition, four specific test functions are available: (i) direct memory access (DMA), (ii) built-in-self-test (BIST), (iii) continuous reading to realize distribution and bitmap, and (iv) internal generated biases monitoring. Test setup and execution are controlled by the tester which communicates, by Serial Peripheral Protocol (SPI), using 4 pads: a Serial Clock (SCLK), a Slave select (SS), a Master Output Slave Input (MOSI), and a Master Input Slave Output (MISO) pads. Multiple register values are available to trim and to optimize the memory access as well as the programing. In this article, programing time and programing voltage register parameters are of main interest. Moreover, in order to obtain the same initial programming window for each test chip, all test chips are trimmed during EWS.

As described in Fig.2 (b), an half memory array is controlled by 32 amplifier circuits, and divided by 16 strap localization which interrupt the layout redundancy to allow wordlines connections with metal straps. The border cells are impacted by a process-induced non-uniformity of the cell gate length that will modify memory performance [12].

#### C. Single cell device description

Single cell device are used to evaluate results of bitmap analysis. Each test device is a unique memory cell embedded in the center of a memory matrix of 10k cells, as in Fig. 1(c). This environment is equivalent, compared to the test chip to cells localized in the border of the test chip memory array (Fig2(b)).



Fig. 2. (a) Test chip of 512kB description, containing 4M of memory cells and the necessary logic and high voltage controller circuit. (b) Half array test chip representation, 32 amplifier circuits units, 16 straps localization. The gradient on the border area represents the area of cells impacted by the memory process-induced border effect. The single cell test structure size is represented by the black square, while its position at the top-left corner is the most representative environment regarding the process induced border effect.



Fig. 3. (a-c) Iterative SPI reading by applying a ramped control gate voltage on cells through the analog pad. (d)  $V_T = V_{Gi}$ , when the drain current of read cell becomes higher than the reference current. (e) A resulting distribution of  $V_T$ . To generate a bitmap (f), the data should be processed through the pipeline. (g) Data process using similar operation on state or site with the possibility to loop over the correction, extraction, and filtering and refine the results. (aut)

#### III. BITMAP ANALYSIS TOOL

#### A. Bitmap extraction procedure

The 512kB test chip is analyzed using bitmap test method extraction. Measurement on test chip is similar to the distribution extraction as described in Fig. 3, from a biasing point of view. The control gate voltage is applied through an analog pad to read words while continuous reading instructions are sent through SCLK, SS, MOSI, and MISO using SPI, like in Fig. 3(a) and (b). In Fig. 3(c), the control gate voltage is increased and memory area is read at each  $V_{G}$ . Finally, threshold voltage (V<sub>T</sub>) is extracted by comparing each drain current cell to a reference current, I<sub>Ref</sub> by the mean of a sense amplifier circuit (Fig. 3(d)). A V<sub>T</sub> is associated to a cell, considering  $V_T = V_{CG}$  when the sense amplifier flips. However, the bitmap differs from distribution, in Fig. 3(g); as it uses the descrambling and the cell electric address to assign to each cell a topologic address. Finally, an analogic bitmap of  $V_T$  is obtained, (Fig.3(f)) whose V<sub>T</sub> values are described in grey scale after the data processing described in Fig3(g). Here below, we present our method to identify the effects of peripheral circuits on a test chip and to improve the memory cell reliability extraction.



#### B. Bitmap vizualization

The final result of bitmap extraction is an array of threshold voltage topologically ordered Fig. 3(f). Using this method, with  $V_T$  values represented as a color scale, one can directly see that  $V_T$  is not uniform over the test chip.

One way to enhance threshold voltage population description on bitmap is to modify the color scale by changing the linear to normalize using the transformation T:

$$p(x_k) = \frac{n_k}{n}, 0 \le k \le L \tag{1}$$

$$s_k = T(x_k) = (L-1) \sum_{j=0}^k p_x(x_j)$$
 (2)

Where  $n_k$  is the number of occurrence level  $x_k$  and  $s_k$  the new grey level of the pixel. This allows to give the same weight to all pixel or cells population, in one word to give more contrast and highlight all population. Comparison of bitmap results with normalized and linear scales are given in Fig. 4.

#### C. Parameter extraction

First bitmap data allows following other electric memory cell parameter than  $V_T$ , which are not available otherwise, and can help to remove parasitic effects of the peripheral circuits and of the array organization.

Indeed, it is possible to extract programing window (PW) by mapping the memory array in erased and programed state. While, by changing the current reference register value available in the test chip, one can obtain the  $V_T$  bitmap at different reference current and evaluates the transconductance ( $G_M$ ) distribution. Of course, because all cells information are saved between two test chip states, the great enhancement of bitmap analysis is two follow any of these parameters during

any test chip reliability test. Parameter shift and normalized parameter variation may be recorded.



Fig. 5. (a) Description of peripheral signature. (b and c) Examples of threshold voltage bitmap of a half memory array 256kB. ((B) HV and (A) reading circuit), (C) process induced impact, and (D) memory array architecture effect (strap used to reduce poly-lines resistivity).

#### D. Bitmap aritmetical correction

When studying the embedding of a given memory technology inside a new test chip design or when evaluating the memory defectivity during reliability stress, it is useful to shadow or to subtract any effect on  $V_T$  dispersion whose roots are identified. In this article, we propose to correct arithmetically the  $V_T$  bitmap using different spatial pattern. Various memory zones can be corrected comparing their average  $V_T$  to the global test chip  $V_T$  average.

$$V_{T_{cor.}}(x, y) = V_{T_i}(x, y) - \left(E(V_{T_{pat.}}) - E(V_{T_{all}})\right)$$
(3)

Where  $V_{Tcor.}$  is the corrected  $V_T$  of a cell of coordinates x and y in the memory array and of initial threshold voltage  $V_{Ti}$ .  $E(V_{Tpat.})$  is the  $V_T$  mean of the pattern to whose belongs the cell (x ,y).  $E(V_{Tall})$  is the mean  $V_T$  of the whole testchip cells population.

Corrections due to peripheral circuit effects can be additive following their root causes. For example, the sense amplifier offset, which is present here, and any wordlines sector corrections can be added as they are linked respectively to reading and programing operations. In our test, we focus on sense amplifier circuit offset correction. This controls 32768 bits that share the same  $V_T$  offset. This effect is highlighted on bitmap by the columns pattern, in Fig. 5(b), while we can evaluate the offset of each amplifier by measuring the  $V_T$ mean by bitline as in Fig. 5(a). Disparities of  $V_T$  mean due to the amplifiers offset are as high as 150mV.  $V_T$  corrections using sense amplifier-defined pattern are presented in Fig. 5(a)



Fig. 6. (a) Read duration in function of number of bits read and the number of  $V_G$  increment. In this paper, we use 100mV increment on a 0V to 5V window to read 2M bits. (b) Distribution of shift of threshold voltage of 65k cells after 10 reading at each cycling step.

and (c). All BLs are now aligned at the same mean value except for border and near strap cells. Hence this correction is

very efficient to correct this peripheral circuit effect. The result highlights other spatial  $V_T$  nonuniformity which are discussed in the next section. Correction of all bitlines and wordlines shift, as described in Fig. 5(a) and (c), is another correction presented here. It aims to remove any extrinsic variability to reach the cell-related variability.

Moreover, when multiple cell population test chip are used, any misalignment of a test chip distribution compared to the other test chips will shadow the extrinsic cells with the intrinsic of the test chip which has the lowest mean  $V_T$ . Hence, another arithmetic correction presented in this paper is used to center all testchip distributions on the same mean value.

#### E. Read disturb assessment

One of the main challenges of this method is to be sure to do not disturb data by the repetitive stress applied during reading. Indeed, depending on distribution/bitmap bins number, as in Fig.6 (a) reading operation can be time consuming. While initial memory state is largely insensitive to low electric field stress, stressed/degraded cells can loss rapidly charges if read voltage for distribution or bitmap are applied during a long time. For the test chips considered in this study, the Fig. 6(b) shows the immunity of our memory to read stress, after 10 consecutive read operations of an half memory array (256kB). Mean  $V_T$  shift of 10mV is observed while cycling (used to degrade the cell) only increases the dispersion.

#### IV. RESULTS AND DISCUSSION

In this section, the potentialities of our bitmap tool are discussed based on our test chip with its 512kB of embedded Flash memory. First, a study of fresh written cells programing conditions highlights the distinctive feature of border and strap neighboring cells population. Then fresh state example is used to show the impact of bitmap correction and the extraction of  $G_M$ . Finally, the drain disturb is studied to extract specific information on cells population.

#### A. Written cells at fresh state : border arrays

From Fig. 5, when bitmap correction is applied to sense amplifier offset, two extrinsic populations are highlighted. These populations are the border array cells population and the near-strap cells population. To study the two populations of cells, we propose here to use the topologic data of our bitmap tools associated with the trimming register possibility of the test chip to see the programing behavior of the two cells population. Sectors of our test chip are written with programing time from 0.5us to 25us and with programing gate voltage from 5V to 8V. The result is described Fig 7. The programing kinetic of this Flash cell [18] is first steep but slow down after to reach a quite asymptotic value. Thus cells with not optimized geometry or programing conditions will be more impacted by a lower programing time since their programing efficiency differs from normal cells.



Fig. 7. Study of impact of test chip trimming on threshold voltage dispersion induced by peripheral circuit effect. A different programing duration is applied through register trimming value to each sectors of the array (1), the result has been normalized (2) and extrinsic cells have been extracted (3). A clear increase of strap impact on threshold voltage can be spotted

For border array cells population, in Fig. 7(a), it is clear that the geometry of the stack has a large impact over the  $V_T$ dispersion. Longer programing time will decrease the difference between border array and center arrays cells. Thus it will tighten the  $V_T$  dispersion. About cell position from the strap connections, Fig. 7(b) shows that the cell programing efficiency is very similar along the wordline between two straps. However we observe that the first cell, neighbor of the strap area, is impacted with a lower mean  $V_T$  around 200mV. This shift is moreover relatively constant with programing time.

About programing voltage trimming, described in Fig. 7(c), border array cells population have a dependence with programing voltage that differs from center cells, with a mean  $V_T$  which smoothly increased as cells draw away from the



Fig. 8. 2M cells distribution before and after correction (sense amplifier and bitlines/wordlines offset correction). slope  $\beta$  is plotted in the inset showing the whole distributions, while the effect on the extrinsic tails extrapolation is in the main chart.

border. While for strap area impact (Fig 7(d)), we see that only the first cells saw its dependence to  $V_G$  change.

The first population is related to the fabrication of the poly stack patterning. Indeed, the resin deposition before this process operation is not uniform in thickness at the edges of the array. This causes a variation of poly stack length not negligible after the gate patterning [12]. The use of dummies memory cells around the memory array as sacrificed area overcome generally the problem but the number of sacrificed bitlines and wordlines needs to be optimized in order to not lose too much area. This explains the lower performance of border cells about programing efficiency and their lowest initial  $V_T$ .

However for the strap location, the effect is clearly due to the memory array layout. Because the impact is very binary (it impacts only the neighbor cells), it is due to change of the environment of the impacted cell. This can either come from a process-induced non-conformity at the matrix redundancy break or from a change in cell operating conditions, like a parasitic capacitive coupling between dummies metal or poly line inside the straps connection areas. This may explains why larger programming time does not change the difference between the cell  $V_T$  and the mean  $V_T$  while dependence with  $V_G$  is altered.

#### B. Written cells at fresh state : Defectivity correction

We have shown that identifying the pattern, due to peripheral and array organization, it is easy to adjust the parameters by the arithmetical method proposed above. This method rely on the fact that distribution misalignment between test chips and inside a single test chip memory array are small variation of parameters which, at first order, are considered as linear (on the correction range). For example, the sense amplifier circuit generates an offset voltage when comparing  $I_{Ref}$  and the read cell current. This current offset is taken as threshold voltage offset as shown in Fig. 3(c). The correction is possible since the current-voltage characteristics of a memory cell around threshold voltage ( $V_T$ ) is known. Similarly band gap voltage and reference current circuits offset can be two factors that justify the misalignment between test chips.



Fig. 9. (a) Four test chips distribution used here are plotted. (b) Example of bitmap distribution in normal scale before and after 2 types of corrections, impact on the extrinsic tails defectivity (in the main chart), and on the slope  $\beta$  or dispersion (inset).



Fig.10. (a) Extracted slope and (b) defectivity extrapolated at reading voltage of 1.5V and 2.5V from 10 test chips, before correction, after inter-site corrections, and after sense amplifier offset or bitlines/wordlines offset corrections. For distribution data dispersion (or slope), 100 single devices distribution are used to extract a reference slope, while 1024 bits distribution is used for DMA slope.

We apply progressively multisite correction, and then the sense amplifier offset or bitlines and wordlines corrections on 10 test chips population. Examples of distribution are shown Fig. 8 and Fig 9. Extrinsic cells (mainly border population) are visible at the tail of the distribution and are highlighted by the correction. The slope of the distribution ( $\beta$ ) and the extracted defectivity at reading voltage (either 1.5V or 2.5V) are collected respectively in the Fig. 10(a) and (b). The correction impact tends to increase the distribution slope (and decreasing data dispersion) compared to no correction bitmap and to increase towards the single cell or DMA distribution slope. Sense amplifier correction successfully increases the  $\beta$  distribution toward the DMA obtained  $\beta$  value. Indeed DMA and the corrected bitmap are still impacted by the two extrinsic populations. Defectivity is linked to the extrinsic population and is extrapolated using exponential regression at the distribution tail. Thus the sense amplifier offset correction gives the best improvement by centering all extrinsic population and allows a better determination of the defectivity.



Fig. 11. Transconductance measured at 2, 3 and 4 uA for single cells (on 36 device), DMA on test chip (256 bits), and bitmap (2048 bits) using equivalent reading conditions.

#### C. Transconductance extraction

The transconductance is represented in Fig. 11 by measuring the  $V_T$  at two different  $I_{Ref}$ . For 3 points  $G_M$  extraction, a good coefficient correlation, mean value above 98.5%, proved that the extraction method is successful (values not shown here). However, compared to single cell or DMA, the mean  $G_M$  seems shifted to lower value for test chip extraction. As stated in Fig. 11, the reference current has a huge impact on transconductance whatever the source of the extraction (single device, DMA, bitmap). It is clear that the test chip  $G_M$  is impacted by  $I_{Ref}$  comparison and by the  $I_{Ref}$  generation circuit. To improve this extraction,  $I_{ref}$  should be monitored for each of its register values.

#### D. Drain disturb study

To show more advantages of this method, drain stress will be applied on test chips. Stress conditions are summarized in table II. Drain disturb will highlight the possibility to follow the different population of cells during a similar stress and to improve the results by applying correction on bitmap.

| Test                             | Test structure |                  | Condition   |            |  |
|----------------------------------|----------------|------------------|-------------|------------|--|
|                                  | Test<br>chip   | Memory area (kB) | Duration(s) | Voltage(V) |  |
| А                                | - 3            | 262kB            |             | 3.75       |  |
| В                                |                |                  | - 1108      | 4.23       |  |
| С                                |                |                  | ≈110        | 4.55       |  |
| D                                |                |                  |             | 4.91       |  |
| TABLE II DRAIN STRESS CONDITIONS |                |                  |             |            |  |

Readout at 0s,0.1s,0.4s,1.3s,4s,12.1s,36.4s,109.3s

In order to reproduce the drain voltage stress conditions sustained by unselected neighbor cell sharing the same bitline during a programing operation, a constant voltage on drain side is applied. One effect is to induce hot hole injection due to Band to Band tunneling near the overlapping region [19][20][21][22]. The injection of hot carrier will decrease the stored charge and thus the threshold voltage for programed cells. The efficiency injection is a combination



**Fig. 12.** The evolution of  $V_T$ ,  $\delta V_T$  and  $|\delta V_T|_{VT}$  of main and border array population are described respectively in figure (a) (b) and (c). Test A,B,C,D are represented respectively with triangles, square circle and cross. The 3sigma population of are extracted and filter to be represented by red points (+3 sigma over the mean) or by green points (-3 sigma below the mean) for: (d) threshold voltage  $V_T$ , (e) the mean variation of threshold voltage using initial  $V_{Ti}$  as reference, and (f) the normalized mean variation of threshold voltage  $|\delta V_T|_{VTi}$ .

between a lateral field due to the drain/bulk junction and a vertical field created between the floating gate and drain terminal.

#### E. Drain disturb depending on cells population

The improvement of bitmapping is also to follow the cell population during a similar stress and to follow their evolution during the whole test. In our case, we applied a drain stress with different drain voltage conditions (from 3.75V to 4.91V) during 110s summarized on table II. The study is focused on border array population which have a lower programing efficiency (see section IV-A). A filter is applied on data to extract either the global test chip population (2M bits) or the border population of the top 32 control gates (65536 bits). The mean  $V_T$ , mean threshold shift  $(\delta V_T)$  and the threshold shift normalized by the initial threshold  $(|\delta V_T|_{VTi})$  of the main population and the border population are displayed Fig.12. While the average V<sub>T</sub> during the stress of each population seems equivalent,  $V_T$  shift is lower for border array cells. However, it seems at first glance not contradictory as border array cells have a lower initial  $V_T$ compared to main population, hence the electric field induced by floating gate is initially lower and the charge loss at the end is also smaller. Nevertheless the  $|\delta V_T|_{VTi}$  evolution is more explicit as it shows also a smaller charge loss for border cells. This is clearly indicative of the process induced border effect that impacts cell geometry in such a way here, that it increases the immunity to drain disturb. The evidence of that can be visualized either on bitmap on Fig.12(d), (e) and (f) which describes the population out of the 3sigma window for  $V_T$ ,  $\delta V_T$  and  $|\delta V_T|_{VTi}$  of a given test chip. The dependence of these parameters versus time for both populations is also

displayed Fig. 12(a), (b) and (c). They all show the obvious tendency of border cell to be less disturbed by the drain stress.

| Dain voltage<br>conditions | Power law versus time : $ \delta V_T _{VTi}$ (t)=At <sup>B</sup> |        |            |        |  |
|----------------------------|------------------------------------------------------------------|--------|------------|--------|--|
|                            | Slope (B)                                                        |        | Origin (A) |        |  |
|                            | Main                                                             | Border | Main       | Border |  |
| 3.75                       | 0.11                                                             | 0.13   | 0.08       | 0.06   |  |
| 4.55                       | 0.14                                                             | 0.16   | 0.24       | 0.2    |  |
| 4.91                       | 0.22                                                             | 0.24   | 0.31       | 0.27   |  |

TABLE III MEAN NORMALIZED SHIFT OF THRESHOLD VOLTAGE VERSUS TIME

The bitmap can be used to extract specific model parameters for each population. As described in table III, modelling  $|\delta V_T|_{VTi}$  evolution with the time shows that border population has a slightly steeper slope (A) and lower origin (B) compared to main population.

The bitmaps of Fig. 12(d) and (f) show the effect of sense amplifier offset correction on 3 sigma population. Without correction, border population is mixed with the lowest amplifier offset sector. Fig. 12(e) displays  $\delta V_T$  after the stress in grey scale. Vertical signatures can be seen which suggest a variation of drain voltage applied during drain stress for each bitlines. Finally, we can observe some other effects of array organization highlighted by the drain disturb test. Indeed, in Fig. 12(e), we show some lighter area near the border of the matrix along bitlines and wordlines. This corresponds to the area with a higher sensitivity to drain disturb. The effect on the bitlines can be explained by the bulk voltage increasing in the array center due to the high bulk resistivity. Moreover, it decreases the vertical electric field between floating gate and bulk in the center of the array, thus the charge loss rate during drain disturb. The same effect along wordlines should be studied more thoroughly.

#### V. CONCLUSION

Embedded Flash memory is today confronted to challenging requirements for various applications aggravated by an aggressive scaling. Complementary development between the memory technology and the product design is needed to obtain the most reliable and efficient use of the memory. This is why testchip testing is a compulsory step between single cell and final product as it presents a large statistics of cells, in a product-like environment, together with a quite flexible testability. While generally only distribution are extracted from such a device, we show that applying analog bitmapping to obtain topologically ordered memory cell information (either V<sub>T</sub> or other parametric properties) can bring large insights on the integration of a given memory technology inside product-like memory array. Thus it enables the understanding of different effects behind V<sub>T</sub> variation inside a population, to separate these mechanisms from process induced variation or within die variation (RTN, BTI). It allows also to evaluate their impact, if they can be correlated with a systematic pattern linked either to the peripheral circuit, the array organization or the process. Finally correction or filtering of such data by the identifying pattern highlight the populations of extrinsic cells and improve the memory defectivity. Reliability test using bitmap analysis gives then the possibility to follow degradation of weak population compared to the main one, whereas corrected defectivity extraction can show the impact of each of these population on the defectivity evolution.

#### REFERENCES

- P. Cappelletti, R. Bez, D. Cantarelli, and L. Fratin, "Failure mechanisms of flash cell in program/erase cycling," *Proceedings of* 1994 International Electron Devices Meeting, pp.291-294.
- [2] G. Ghidini, Microelectronics Reliability, 2012.
- [3] H. Aziza, J. M. Portal, D. Nee, C. Reliaud and F. Argoud, "Peripheral Circuitry Impact on EEPROM Threshold Voltage," *Proceedings of* 2007 Non-Volatile Memory Technology Symposium, pp.20-24.
- [4] T. Himeno; et al., ICMTS 1995, Mar. 1995.
- [5] R. Strenz, "Embedded Flash technologies and their applications: Status amp, outlook," *Proceedings of 2011 International Electron Devices Meeting*, pp.9.4.1-9.4.4, Dec. 2011.
- [6] P. Poliakov, P. Blomme, A. V. Pret, M. M. Corbalan, R. Gronheid, D. Verkest, J. Van Houdt and W. Dehaene, "Induced Variability of Cell-to-Cell Interference by Line Edge Roughness in nand Flash Arrays," *IEEE Electron Device Letters*, vol.33, no.2, pp. 164-166, Feb. 2012.
- [7] T. Kim, D. He, R. Porter, D. Rivers, J. Kessenich and A. Goda, "Comparative Study of Quick Electron Detrapping and Random Telegraph Signal and Their Dependences on Random Discrete Dopant in Sub-40-nm NAND Flash Memory," *IEEE Electron Device Letters*, vol.31, no.2, pp.153-155, Feb. 2010.

- [8] A. B. Manut, J. F. Zhang, M. Duan, Z. Ji, W. D. Zhang, B. Kaczer, T. Schram, N. Horiguchi and G. Groeseneken, "Impact of Hot Carrier Aging on Random Telegraph Noise and Within a Device Fluctuation," *IEEE Journal of the Electron Devices Society*, vol. 4, no. 1, pp. 15-21, Jan. 2016.
- [9] S. M. Amoroso, A. Ghetti, A. R. Brown, A. Mauri, C. Monzio Compagnoni and A. Asenov, "Impact of Cell Shape on Random Telegraph Noise in Decananometer Flash Memories," *IEEE Transactions on Electron Devices*, vol.59, no.10, pp.2774-2779, Oct. 2012.
- [10] M. Simicic, V. Putcha, B. Parvais, P. Weckx, B. Kaczer, G. Groeseneken, G. Gielen, D. Linten and A. Thean, "Advanced MOSFET variability and reliability characterization array," Proceedings of 2015 IEEE International Integrated Reliability Worksho, pp.73-76, Oct. 2015.
- [11] N. R. Mielke, "New EPROM Data-Loss Mechanisms," Proceedings of 1983 International Reliability Physics Symposium, pp.106-113, Apr. 1983.
- [12] E. A. Agharben, A. Roussy, M. Bocquet, M. Bileci, S. Bégouin and A. Marchadier, "Critical sensitivity of flash gate dimension spread on electrical performances for advanced embedded memory," *Proceedings* of 2015 26th Annual SEMI Advanced Semiconductor Manufacturing Conference, pp.401-404, May. 2015.
- [13] M. Mariani L. Canevari and C. Romanelli, "Poly-CMP integration for sub 90 nm self-aligned floating gate flash memories," *Proceedings of* 2007 International Conference on Planarization / CMP Technology, pp. 1-6.
- [14] K. Seidel, T. Müller, T. Brandt, R. Hoffmann, D. A. Löhr, T. Melde, M. Czernohorsky, J. Paul, and V. Beyer, "Electrical analysis of unbalanced Flash memory array construction effects and their impact on performance and reliability," *Proceedings of 2009 10th Annual Non-Volatile Memory Technology Symposium*, pp. 72-76.
- [15] P. Canet, J. Postel-Pellerin, H. Aziza, "Impact of resistive paths on NVM array reliability: Application to Flash & ReRAM memories," *Microelectronics Reliability*, vol.64, no., pp. 36-41, 2016.
- [16] Giulo G. Marotta, Giovanni Naso, and Guiseppe Savarese, Memory Circuit technologies, in Nonvolatile Memory Technologies with Emphasis on Flash, John Wiley & Sons, Inc., 2008, pp.179-222
- [17] T.Kempf, M. Mantelli, F. Maugain, A. Regnier, J.M. Portal, P. Masson, J.M. Moragues, M. Hesse, V. della Marca, F. Julien and S. Niel, "Impact of CMOS post nitridation annealing on reliability of 40nm 512kB embedded Flash array," unpublished, presented at *Proceedings* of 2017 International Integrated Reliability Workshop.
- [18] V. Della Marca, G. Just, A. Regnier, J.-L. Ogier, R. Simola, S. Niel, J. Postel-Pellerin, F. Lalande, L. Masoero and G. Molas, "Push the flash floating gate memories toward the future low energy application," *Solid-State Electronics*, vol.79, no., pp.210 217, Jan. 2013.
- [19] Yung-Huei Lee, Mielke, N., McMahon, W., Lu, Y.-L.R., Qingru Meng and Linda Jiang, "Drain Read Disturb Assessment of NOR Flash Memory," *Proceedings of 2008 VLSI Technology, Systems and Applications*, pp.83-84, Apr. 2008.
- [20] C. Dunn, C. Kaya, T. Lewis, T. Strauss, J. Schreck, P. Hefley, M. Middendorf and T. San, "Flash EPROM disturb mechanisms," *Proceedings of 1994 International Reliability Physics Symposium*, pp.299-308, Apr. 1994.
- [21] D. Ielmini, A. Ghetti, A. S. Spinelli and A. Visconti, "A study of hothole injection during programming drain disturb in flash memories," *IEEE Transactions on Electron Devices*, vol.53, no.4, pp.668-676, Apr. 2006.
- [22] M. De Tomasi, R. E. Vaion, L. Cola, P. Zabberoni and A. Mervic, "Drain stress influence on read disturb defectivity," *Proceedings of 2013 IEEE International Reliability Physics Symposium*, pp.MY.12.1-MY.12.5, Apr. 2013.