

# How to improve the silicon nanocrystal memory cell performances for low power applications

V. Della Marca, J. Amouroux, G. Molas, J. Postel-Pellerin, F. Lalande, P. Boivin, E. Jalaguier, B. de Salvo, J.-L. Ogier

## ► To cite this version:

V. Della Marca, J. Amouroux, G. Molas, J. Postel-Pellerin, F. Lalande, et al.. How to improve the silicon nanocrystal memory cell performances for low power applications. 2012 International Semiconductor Conference (CAS 2012), Oct 2012, Sinaia, Romania. 10.1109/SMICND.2012.6400686 . hal-01760587

## HAL Id: hal-01760587 https://hal.science/hal-01760587

Submitted on 29 Jul 2020

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

### HOW TO IMPROVE THE SILICON NANOCRYSTAL MEMORY CELL PERFORMANCES FOR LOW POWER APPLICATIONS

V. Della Marca<sup>\*+£</sup>, J. Amouroux<sup>\*+£</sup>, G. Molas<sup>£</sup>, J. Postel-Pellerin<sup>+</sup>, F. Lalande<sup>+</sup>, P. Boivin<sup>\*</sup>, E. Jalaguier<sup>£</sup>, B. De Salvo<sup>£</sup>, J-L. Ogier<sup>\*</sup>

\*STMicroelectronics, 190 avenue Célestin Coq, 13106 Rousset, France <sup>+</sup>Im2np-CNRS, Université Aix-Marseille, 38 rue Frédéric Joliot-Curie, 13451 Marseille Cedex 20, France <sup>£</sup>CEA-LETI, MINATEC campus, 17 rue des Martyrs, 38054 Grenoble Cedex 9, France

vincenzo.dellamarca@st.com

Abstract - In this paper we propose to optimize the 1T silicon nanocrystal (Si-nc) memory cell in order to reduce the energy consumption for low power applications. Optimized Channel Hot Electron Injection (a 4.5V programming window is reached consuming 1nJ) and Fowler-Nordheim programming are analyzed and compared. The tunnel oxide thickness, Si-ncs area coverage and SiN silicon nanocrystals capping layer are adjusted to optimize the data retention and endurance criteria. We present for the first time the endurance characteristics of a Si-nc cell up to  $10^6$  cycles with a final programming window of 4V.

*Keywords:* Silicon nanocrystal memories; energy consumption; tunnel oxide thickness.

#### **1. INTRODUCTION**

The market of nonvolatile Flash memories for portable systems requires more and more low energy and high reliability solutions. The silicon nanocrystal Flash memory cell appears as one promising candidate for embedded applications due to its good reliability (resistance to SILC, no tail-bits) and ease of integration [1, 2]. The impact of the technological features on the memory performances was studied in the literature [3]. In order to reduce the operating voltages, the integration of high-k materials in the gate stack was also proposed [4, 5]. Other architectures like split-gate memories [6, 7] allow reducing the energy consumption of the memory, but require the addition of a select transistor, controlling the programming current.

In this context, the impact of the technological parameters (tunnel oxide thickness, SiN trapping layer, nanocrystal features) was not studied in details to find a good trade-off in order to improve the global cell performances for low power and high reliability applications. In this paper we focused on the impact of the tunnel oxide thickness during Channel Hot Electron Injection (CHEI) on energy consumption. In

alternative we propose to use the Si-nc cell in full Fowler-Nordheim (FN) regime, where the coupling factor plays an important role. In this scenario we studied the impact of the nanocrystal size and of the SiN capping layer to optimize the data retention and the endurance. Finally, for the first time to our knowledge, a 1M cycles endurance is shown for a Si-nc memory cell.

### 2. TECHNICAL DETAILS

The silicon nanocrystals are grown by Low Pressure Chemical Vapor Deposition (LPCVD) on the tunnel oxide top surface with a two-step process. During the first step, diffusion of silane (SiH<sub>4</sub>) on hydrophilic surface causes the germination phenomenon; while the second step is a selective growth with dichlorosilane (SiH<sub>2</sub>Cl<sub>2</sub>) diffusion [8]. Using this approach the density and diameter ( $\Phi$ ) of Si-nc can be independently controlled. The first increases with silane diffusion period and the second is controlled by the dichlorosilane diffusion period.

Si-nc/SiN memories (samples S1 to S3) - The Si-ncs ( $\Phi$ ~7nm, density=6·10<sup>11</sup>cm<sup>-2</sup>) were deposited on three tunnel oxide thicknesses (tunox): 3.7nm, 4.2nm and 5.2nm; and capped by a 2nm of SiN. Then, to complete the stack, the ONO (Oxide-Nitride-Oxide) Inter-Poly Dielectric (IPD) layer was deposited to reach 14.5nm of Equivalent Oxide Thickness (EOT) (Fig. 1a).

Si-nc memories (sample S4 and S5) - Si-ncs with two different diameters (S4:  $\Phi$ ~9nm, S5:  $\Phi$ ~12nm; density=7.2·10<sup>11</sup>cm<sup>-2</sup>) were deposited on 4.2nm tunnel oxide. The EOT of the ONO IPD is 10.5nm thick in this case (Fig. 1b).

Fig. 1c-d presents Si-ncs Scanning Electron Microscopy (SEM) plan views and Transmission Electron Microscopy (TEM) cross section of memory cells.



Fig. 1. a)-b) Schematics of memory devices studied in this work; c) SEM top view of silicon nanocrystal; d) TEM cross sections.

#### **3. ELECTRICAL RESULTS**

In the first part of this section we present some experimental results to explain the effect of tunnel oxide thickness (tunox) and programming time (tp) on cell performances during the CHEI programming. After this, in the second part, we propose the Si-nc cell optimization and demonstrate the importance of the coupling factor increasing [9] and the reliability issued induced by the SiN capping layer on the Si-ncs.

#### 3.1. Impact of tunnel oxide thickness

In Fig.2 we show the CHEI programming kinetics of Si-nc/SiN cell using two different tunnel oxide thicknesses (samples S1 and S2). The gate voltage (Vg) is 9V while the drain voltage (Vd) is 4.2V. The two samples have the same programming speed, which means that the hot carrier injection is independent on the tunnel oxide thickness. One can also notice that 80% of the charge is injected during the first programming microsecond, suitable for fast low power applications. To study the impact of tunnel oxide thickness on energy consumption the memory was programmed using box pulses of different durations (Fig. 3). The measurement setup and the computation method are presented in [10]. It appears that the tunnel oxide thickness has a limited influence on the energy and programming window. In particular to achieve a window of 4V, tp=1µs is sufficient, consuming an energy lower than 1nJ.



**Fig. 2.** The CHEI programming kinetics of Si-nc/SiN cell (S1 and S2), using two different tunnel oxide thicknesses.



**Fig. 3.** Consumed energy versus the programming window, for two tunnel oxide thicknesses (S1 and S2).

We defined the programming efficiency as the ratio between the programming window and the energy. Fig. 4 shows that the efficiency is higher using short pulses and is independent on the tunnel oxide thickness; what is consistent with the results presented above.



Fig. 4 Efficiency versus the programming time for Si-nc/SiN cell.

In alternative to CHEI programming for low power application, FN can also be used, but the results of Fig. 5 show that long program/erase times are required to reach a sufficient programming window. To conclude this part, the impact of the tunnel oxide thickness on data retention at 150°C is reported in Fig. 6. The charge loss increases decreasing the tunnel oxide thickness. To achieve the specification of ten years retention, a thick (~5nm) tunnel oxide is necessary, what degrades the programming window in FN/FN mode. Fig. 7 shows the endurance plots of Si-nc/SiN cells for three tunnel oxide thicknesses. The cells are programmed by CHEI (Vg=9V, Vd=4.2V, tp=1µs) and erased by FN (Vg=-18V te=10ms).



Fig. 5. Fowler-Nordheim program/erase characteristics of Si-nc/SiN cell (samples: S1 and S2).



**Fig. 6.** Data retention at 150°C of Si-nc/SiN cell with different tunnel oxide thicknesses (samples: S1, S2 and S3).



**Fig. 7.** Endurance characteristics of Si-nc/SiN cell, with different tunnel oxide thicknesses (samples: S1, S2 and S3).

It is important to notice that the level of programmed threshold voltage remains unchanged varying the tunox, while the difference is significative on the erased state. Furthermore the charge trapping in the SiN layer reduces the cycling performances of the cell and a gradual window narrowing is measured.

#### 3.2. Memory Cell Optimization

In order to improve the cell performances we decided to increase the coupling factor keeping constant the tunnel oxide thickness. We decreased the EOT of the ONO stack and increased the silicon nanocrystal size. Moreover we removed the SiN capping layer to avoid the erase saturation issue observed during cycling. We considered the capacitor model of floating gate device [11] for Si-nc cell [12] (Fig. 8).

The coupling factor of standard floating gate is calculated as follow:

$$\alpha_{g} = \frac{C_{ONO}}{C_{ONO} + C_{tun}}$$
(1)



Fig. 8 Traditional memory capacitor model used for the floating-gate-like approach [12].

Where  $\alpha_g$  is the coupling factor,  $C_{ONO}$  is the IPD capacitance and  $C_{tun}$  the tunnel oxide capacitance. Decreasing the EOT of IPD stack layer the  $C_{ONO}$  is increased and the coupling factor increases. The programming window of the Si-nc cell also depends on the  $C_{ONO}$  [12]:

$$\Delta Vt = \frac{-Q_{fg}}{C_{ONO}}\Phi$$
 (2)

Where  $\Delta Vt$  is the programming window,  $Q_{fg}$  the charge stored in the nanocrystals and  $\Phi$  is the Si-nc diameter. In this case to compensate the  $C_{ONO}$  increasing, we decided to increase the nanocrystals diameter, keeping electrical isolation in the charge trapping layer (Fig. 1c). Fig. 9 shows the corresponding FN program/erase characteristics (samples S4 and S5). One can notice that a 4V programming window can be obtained in a few microseconds, depending on the nc size. In particular the erase operation is improved increasing the diameter.



Fig. 8 Fowler-Nordheim program/erase characteristics of Si-nc optimized cells (samples S4 and S5).

Furthermore, without the SiN capping layer, the cell reliability is improved. We compared in Fig. 9 the results of data retention at  $150^{\circ}$ C obtained for the Si-nc/SiN and Si-nc cells, using the same tunnel oxide thickness (samples S2 and S5). In Fig. 10 we compared the cycling of Si-nc cells (Sample S5) using CHEI programming or full FN operations. In the first case, the programming conditions are: Vg=9V, Vd=4.2V, tp=1µs, while the erase conditions are: Vg=-18V, 5V/ms ramp followed by 1ms plateau.



**Fig. 9** Data retention comparison of Si-nc/SiN and Si-nc cells (samples S2 and S5) at 150°C.

In FN regime the absolute value of gate voltage is 20V, and the program/erase time is 3µs. We demonstrated that this optimized memory can be used for low power and fast applications using either NAND or NOR architectures. The impact of the covering ratio on the endurance is also investigated. Fig. 11 presents the results of 1Mcycles endurance for the Si-nc cell (samples S4 and S5). The cells are programmed by CHEI (Vg=9V, Vd=4.2V, tp=1µs) and erased by FN operation (Vg=-18V, 5V/ms ramp followed by 1ms plateau). Increasing the covered area the erase operation is improved. The sample, with the higher covering ratio, shows a programming window of 5.5V for the virgin state and of 4V after 1Mcycles. Moreover, without SiN capping layer, the parasitic charge trapping is avoided, and the erased Vt drift is strongly reduced.

#### 4. CONCLUSIONS

In this work, we studied the effect of tunnel oxide thickness on Si-nc/SiN cell consumption. This parameter has a limited impact on energy and programming efficiency during a channel hot electron injection. We propose to use this device with fast programming pulses for low power applications, optimizing the programming conditions, and adjusting the tunnel oxide thickness to find the good trade-off between endurance and data retention. Finally, we propose to optimize the technological features of the memory cell to improve programming window and reliability. To do this we increased the coupling factor with a thinner IPD stack (EOT=10.5nm) and a higher covering ratio (+25%). The optimized cell is able to be programmed by CHEI or by FN ( $\Delta Vt=4V$ ) in a few microseconds. Furthermore the SiN layer capping the ncs was removed to avoid a parasitic charge trapping, reaching 10 years data retention and 1M cycles of endurance.



Fig. 10 Endurance characteristics of Si-nc cells (sample S5).



Fig. 11 Endurance characteristics with different covered areas (samples S4 and S5).

#### References

- C.M. Compagnoni, et al., "Study of data retention for nanocrystal Flash memories", Proc. IRPS, pp. 506-512, 2003.
- [2] B. De Salvo, et al., "How far will silicon nanocrystals push the scaling limits of NVMs technologies?", Tech. Dig. of IEDM, pp. 597-600, 2003.
- [3] S. Jacob, et al., "Integration of CVD silicon nanocrystals in a 32Mb NOR flash memory", Solid-State Electronics, vol. 52, no. 11, pp. 1452-1459, 2008.
- [4] G. Molas, et al., "Thorough investigation of Sinanocrystal memories with high-k interpoly dielectrics for sub-45nm node flash NAND applications", Tech. Dig. of IEDM, pp. 453-456, 2007.
- [5] G. Gay, et al., "Hybrid silicon nanocrystals/SiN charge trapping layer with high-k dielectrics for FN and CHE programming", Symp. VLSI Tech. Syst. Applic., pp. 54– 55, 2010.
- [6] L. Masoero, et al., "Scalability of split-gate charge trap memories down to 20nm for low-power embedded memories", Tech. Dig. of IEDM, pp. 9.5.1-9.5.4, 2011.
- [7] J. Yater, et al., "Highly Optimized Nanocrystal-Based Split Gate Flash for High Performance and Low Power Microcontroller Applications", Proc. of IMW, pp. 1-4, 2011.
- [8] F. Mazen, et al., "Preferential nucleation of silicon nano-crystals on electron beam exposed SiO2 surfaces", Proc. MNE, vol. 73-74, 2004.
- [9] R.A. Rao, et al., "Influence of silicon nanocrystal size and density on the performance of non-volatile memory arrays", Solid-State Electronics, vol. 49, no. 11, pp. 1722-1727, 2005.
- [10] V. Della Marca, et al., "Energy consumption optimization in nonvolatile silicon nanocrystal memories", Proc. of CAS, vol. 2, pp. 339-342, 2011.
- [11] D. Esseni, et al., "A new and flexible scheme for hotelectron programming of nonvolatile memory cells", IEEE Trans. Elec. Dev., vol. 46, no. 1, pp. 125-133, 1999.
- [12] B. De Salvo, et al., "Experimental and theoretical investigation of nano-crystal and nitride-trap memory devices", IEEE Trans. Elec. Dev., vol. 48, no. 8, pp. 1789-1799, 2001.