Solid phase epitaxy process integration on 50-nm PMOS devices: Effects of defects on chemical and electrical characteristics of ultra shallow junctions - Archive ouverte HAL
Communication Dans Un Congrès Année : 2004

Solid phase epitaxy process integration on 50-nm PMOS devices: Effects of defects on chemical and electrical characteristics of ultra shallow junctions

Résumé

We demonstrate in this paper the viability of an ultra-low thermal budget CMOS process enabling the formation of ultra shallow junctions with competitive transistor characteristics. In particular, we demonstrate in this work the influence of defects on chemical and electrical results. It is shown that the use of self-amorphizing implantation with BF2 for Source/Drain, reduces the junction leakage by two decades.
Fichier non déposé

Dates et versions

hal-01736099 , version 1 (16-03-2018)

Identifiants

Citer

R. El Farhane, C. Laviron, Fuccio Cristiano, Nikolay Cherkashin, P. Morin, et al.. Solid phase epitaxy process integration on 50-nm PMOS devices: Effects of defects on chemical and electrical characteristics of ultra shallow junctions. Symposium C – Silicon Front-End Junction Formation-Physics and Technology, 2004, indéterminée, Unknown Region. pp.21-27, ⟨10.1557/PROC-810-C1.4⟩. ⟨hal-01736099⟩
88 Consultations
0 Téléchargements

Altmetric

Partager

More