Analysis of short defects in FinFET based logic cells - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2017

Analysis of short defects in FinFET based logic cells

Résumé

FinFET technology has become the most promising semiconductor technology alternative to CMOS planar at highly scaled nodes (e.g. below 20nm). FinFET technology offers higher performance with lower leakage thanks to a better channel control obtained by wrapping a metal gate around a thin fin. In this paper, bridge defects in FinFET based logic cells are investigated. The impact of the use of Middle-Of-Line (MOL) interconnections and multi-fin and multi-finger devices pose a challenge on the detection of bridge defects. They influence the likelihood of occurrence of these defects, and make them more difficult to detect than in CMOS planar technology. Even more some defects unlikely to appear in planar CMOS now become more likely to occur. A metric called Bridge Defect Criticality (BDC) is used to identify the most critical bridge defects. Actions may be taken over these defects to increase their fault tolerance or testability.
Fichier non déposé

Dates et versions

hal-01709620 , version 1 (15-02-2018)

Identifiants

Citer

Freddy Forero, Jean-Marc J.-M. Galliere, Michel Renovell, Víctor H. Champac. Analysis of short defects in FinFET based logic cells. LATS 2017 - 18th IEEE Latin American Test Symposium, Mar 2017, Bogota, Colombia. ⟨10.1109/LATW.2017.7906755⟩. ⟨hal-01709620⟩
176 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More