

# Digitally controlled transconductor based on a quantum transconductance

Herve Barthelemy, Remy Vauche, Sylvain Bourdel

### ▶ To cite this version:

Herve Barthelemy, Remy Vauche, Sylvain Bourdel. Digitally controlled transconductor based on a quantum transconductance. 2015 IEEE 13th International New Circuits and Systems Conference (NEWCAS), Jun 2015, Grenoble, France. 10.1109/NEWCAS.2015.7182067 . hal-01704349

## HAL Id: hal-01704349 https://hal.science/hal-01704349v1

Submitted on 20 Dec 2021

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

## Digitally Controlled Transconductor Based on a Quantum Transconductance

Hervé Barthélemy IM2NP – UMR 7334 Université de Toulon (UTLN) 83 957 La Garde Cedex, France herve.barthelemy@univ-tln.fr Remy Vauché IM2NP – UMR 7334 Aix-Marseille Université (AMU) 38, Rue Joliot Curie F – 13451 Marseille Cedex 20 remy.vauche@im2np.fr Sylvain Bourdel IMEP-LAHC Grenoble INP - Minatec 3 Parvis Louis Néel - BP 50 257 38016 Grenoble cedex sylvain.bourdel@minatec.inpg.fr

Abstract — A new CMOS digitally controlled negative-transconductance amplifier (DTA) and an application example of a 4-Bits-Digitally Controlled Oscillator (DCO) are presented in this paper. The DTA is based on the traditional Digital CMOS inverter topology. From simulation and under 1.2 volts supply voltage, the proposed DCO oscillates from 375MHz to 475MHz which is compatible with the Medical Implant Communication Service (MICS) frequency band. The maximum total power consumption is about 2.5mW and only 2.5nW in power-off mode. All simulations have been performed using a CMOS 130nm process design kit from STMicroelectronics.

#### I. INTRODUCTION

Today Transconductance Amplifiers are used to design several continuous time 'gm-C' circuits for analog processing, which are, in several cases, filters and oscillators [1-10]. Transconductance amplifier is also used in numerous analog front-ends based sensors and instrumentation networks. The interest of the gm-C topologies is that they could operate at high frequency [1]; they also give the advantage of using a capacitor as loading impedance that is compatible with the digital supply voltage V<sub>DD</sub>. Moreover the transconductance of the amplifier stage can be used to simulate a resistance which is adjustable. High performances radiofrequency and instrumentation front-ends also need high precision filters and oscillators and consequently the cut-off frequency (filters) or the frequency of oscillation (oscillators) must be calibrated. From literature frequency calibration could be done by capacitor switching or by modifying the transconductance values [2,3,4,12]. Amplitude calibration is also often realized by controlled the gain from a transconductance. For all the reasons, discussed below, the controlled transconductance amplifier plays an essential role to process continuous time signals. The amplifier transconductance is traditionally modified from a voltage controlled current source (VCCS) [4,12]. After calibration, the controlled voltage is save analogically in a capacitor [11]. In this case, the system needs to regularly refresh the calibration because of the capacitance discharge [11]. Digitally-controlled-current-source offers the advantage to save and controlled the transconductance from a digital word which can be save in a memory device. In this case the transconductance tuning precision is directly correlate to the current source quantum [4,12]. In this paper we propose to consider directly a transconductance quantum. This idea has been previously proposed by [4] in the design of a CMOS programmable OTA. For a transconductance quantum equal to  $g_0$  the target transconductance  $(g_m)$  is controlled from a *n* bits A<n-1:0> digital control number (voltage), we have:

$$g_{m} = \left[\sum_{j=1}^{n} (A_{j} \cdot 2^{j})\right] g_{0} = A_{Base10} \cdot g_{0} \quad Aj \in [0,1]$$
(1)

where  $g_0$  is the *quantum transconductance*. The output of the transconductance amplifier is equivalent to a current source, then it is also easily, by added in parallel a transconductance amplifier (transconductance  $g_H$ ), to obtain:

$$g_{m} = g_{H} + \sum_{j=1}^{n} (A_{j} \cdot 2^{j}) g_{0}$$
 (2)

Due to the non-linearity, equations (1) and (2) are generally quasi-valid at small signal amplitude operations only. To maintain a linear relationship between the input and output, i.e. at moderate amplitudes or high amplitude variations, it is necessary that the transconductance remains constant. Literature proposes a large number of solutions to improve the linearity; a number of solutions is based on the source degeneration technique [5,9,13].

Single ended input-output transconductance amplifier using the traditional CMOS two transistors inverter demonstrates interesting properties. These properties are low area, good linearity and the capacity to operate at very high frequency under very low supply voltage [1-3,6-7,10,14]. The main drawback of the traditional CMOS inverter is the relative difficulty to control the bias current in order to modify the transconductance; in this way an elegant solution by acting on the bulk bias voltage is proposed in [3]; however this solution necessitates a relatively complex bulk-control circuitry that increases the silicon area and power consumption. Another classical solution is based on a double CMOS pair source degeneration [2] to control the transconductance; this last solution necessitates to process signal with a relatively low transconductance gains due to the source degeneration. The Idea, presented in this paper concerns a new transconductance amplifier topology based on a "quantum transconductance" g0 and a multiple of this quantum. In this paper, the proposed transconductance is discussed in session 2 and session 3. In session 4, application based on the design of a digitally controlled oscillator (DCO) is proposed, discussed and simulated using the typical parameters of the CMOS 130nm process from STMicroelectronics [15]. As an example we have choose a frequency range compatible with the Medical Implant Communication Service (MICS) frequency band [16]. Finally a conclusion is given in section V.

## II. ONE BIT DIGITALLY CONTROLED NEGATIVE TRANSCONDUCTANCE

The proposed one-bit transconductance topology is shown in Fig.1a and its corresponding conventional symbol in Fig.1b. The transistors  $M_1$  and  $M_2$  realize the analog processing [1-2,6] while  $M_3$  to  $M_{10}$  realize the digital operation. Not

represented in Fig.1, all *pmos* bulks are connected to  $V_{DD}$  and all *nmos* bulks to the ground (gnd).



Fig.1: Proposed 1bit Negative Transconductor: -a- Transistor configuration -b- proposed symbol

Transistor  $M_1$  and  $M_2$  are sized to be equilibrate [6]; this leads to a common mode DC bias voltage  $V_{DD}/2=V_{IN0}=V_{OUT0}$ .  $V_{IN0}$ ,  $V_{OUT0}$  correspond to the DC part of  $V_{IN}(t)$ ,  $V_{OUT}(t)$ respectively. In Fig.1a,b the input *digital voltage*  $A_i$  is a 1 bit digit that control the transconductance amplifier. Transistors  $M_3$  to  $M_{10}$  are used to switch-off the amplifier, allowing to manage the power consumption and to provide  $g_m=0$  when  $A_i=0$ . From Fig.1a, the transconductance of the proposed amplifier, is given by:

$$g_{m} = g_{m1} + g_{m2}$$
 when  $A_{i} = 1 (V_{DD})$  (3a)

$$g_m = 0$$
 when  $A_i = 0$  (gnd) (3b)

Where  $g_{m1}$  and  $g_{m2}$  are the gate-source transconductances of  $M_1$  and  $M_2$  respectively. Note that this amplifier provides a negative transconductance gain for  $A_i=1$ .



Fig.2: Typical DC characteristic of the amplifier output current versus the input voltage when  $A_i=1$ ; 130nm CMOS process from STMicroelectronics [15],  $g_m=0.548m\Omega^{-1}$ 

With  $A_i=1$ , around  $V_{DD}/2$ ,  $M_1$  and  $M_2$  operate in saturation mode for which the drain currents are approximate to [17]:

$$I_{DS1} = (\beta_1 / 2)(V_{GS1} - V_{T1})^n (1 + \lambda_1 V_{DS1})$$
(4a)

$$I_{SD2} = (\beta_2 / 2)(V_{SG2} - |V_{TP2}|)^n (1 + \lambda_2 V_{DS2})$$
(4b)

$$\beta_1 = \mu_1 C_{OX} W_1 / L_1$$
;  $\beta_2 = \mu_2 C_{OX} W_2 / L_2$  (5a,b)

Where  $n \in (1-2)$ ;  $C_{OX}$  is the thin oxide capacitance by meter square;  $V_{T1}$  and  $V_{T2}$  are the  $M_1$  and  $M_2$  threshold voltages

respectively.  $\mu 1$  and  $\mu 2$  the  $M_1$  and  $M_2$  motilities;  $W_1/L_1$  or  $W_2/L_2$  is the ration between the transistors channel width and length. Considering an equilibrate inverters:  $\beta_1 \cong \beta_2$ , and it will be considered in this paper that  $\beta = \beta_1 = \beta_2$ . Fig.2 shows the typical variation of the output current versus the input voltage  $V_{IN}$ . For Ai=1, at small signal amplitude, the transconductance of the proposed DTA using an equilibrate CMOS inverter is:

$$g_{\rm m}\big|_{V_{\rm IN0}=V_{\rm OUT0}=V_{\rm DD}/2} = -\frac{\delta I_{\rm OUT}}{\delta V_{\rm IN}} \tag{6}$$

In Fig. 1, the output current of a CMOS inverter is:  $I_{OUT}=I_{SD2}-I_{DS1}$ ; where  $I_{DS1}$  and  $I_{SD2}$  are the current through the drain-source of  $M_1$  and  $M_2$  respectively. For  $V_{IN}=(V_{DD}/2)+\Delta V_{IN}$  and neglecting the channel length modulation, the output current  $I_{OUT}$  is given, from equations (4), by [6,8]:

$$I_{OUT} = \frac{\beta}{2} \left[ \left( \frac{V_{DD}}{2} - \Delta V_{IN} - |V_{TI}| \right)^n - \left( \frac{V_{DD}}{2} + \Delta V_{IN} - V_{T2} \right)^n \right]$$
(7)

In equation (7) :  $I_{OUT}=I_{OUT0}+\Delta I_{OUT}$ , with  $I_{OUT0}=0$ . Considering  $V_{T1}$  approximately equal to  $|V_{T2}|$  ( $V_{T1}=|V_{T2}|=V_T$ ), we have [6] for  $n \cong 2$ :

$$\Delta I_{OUT} = -\beta (V_{DD} - 2V_T) \Delta V_{IN} = -g_m \Delta V_{IN}$$
(8)

Equation (8) and the simulation proposed in Fig.2 show a good linear relationship between  $\Delta I_{OUT}$  and  $\Delta V_{IN}$ . The CMOS inverter around  $V_{DD}/2$  also provides a very good frequency performance; because the frequency transition of the CMOS equilibrate inverter around  $V_{DD}/2$  is approximately the half of the transition frequency of  $M_1$  (*nmos*) [6,8].

III. N-BITS DIGGITALLY CONTROLED TRANSCONDUCTOR AMPLIFIER BASED ON QUANTUM TRANSCONDUCTANCE

The proposed digitally *N* Bits controlled transconductance amplifier (DTA) topology is shown in Fig.3a; with an example of a control word A<3:0>, i.e. N=4; In Fig. 3, A<sub>0</sub> is the *less significant bit* (LSB) and A<sub>3</sub> the *most significant bit* (MSB) of A<3:0>. The equivalent symbol of the proposed DTA in Fig.3a is draw in Fig.3b.



Fig. 3: Propose digitally controlled transconductance amplifiers:
-a- configuration that verify equation (1) and -b- the proposed equivalent symbol -c- configuration that verify equation (2) and
-d- equivalent symbol

The 4-bits DTA is constructs by connecting in parallel 4 identical 1-bit DTAs (Fig.1). The DTA of gain  $g_0$  is the quantum transconductor. The transconductance 2g0 is obtained by doubling the transistor channel widths of  $M_1$  and  $M_2$ . The same sizing operation is done between  $4g_0$  and  $2g_0$  amplifiers and between 8g0 and  $4g_0$  amplifiers; here the length of all transistors are supposed to be equal. The amplifier in Fig. 3 respects the equation (1). To realize a 4bits-DTA that verify equation (2) an additional transconductance amplifier of transconductance  $g_H$  controlled by the digit EN is added in parallel. This derivate amplifier is shown in Fig.3c and its proposed symbol in Fig.3d. Note that the amplifier in Fig.3c, d is powered off for EN=0 and A<3:0>=0.



STMicroelectronics [15], size reported in Table 2 of section IV.

#### IV. MICS-BAND-RADIOFREQUENCY OSCILLATOR BASED DIGITALLY CONTROLLED TRANSCONDUCTORS

To illustrate the capabilities of using *digitally controlled transconductance amplifier* (DTA), simulation results and discussion of a compact active oscillator [8], using the DTA, in section 2 and 3, is proposed in this section. The compact oscillator topology [8] is shown in Fig. 5. The Circuit has been design to be able to operate in the MICS band [16]. Table I resume the transistor channel widths and the circuits transconductances obtained from simulations. Simulation have been performed using typical BSIM4 transistor models and the associated design kit of the CMOS 0.130 $\mu$ m process from STM [15]; the length L of all transistors has been fixed to L=0.2 $\mu$ m.

 $\label{eq:constraint} \begin{array}{l} \mbox{Table I: } Transistors \mbox{ Width in } [\mu m] \mbox{ and equivalent transconductance values} \\ \mbox{ in } [\Omega^{-1}], \mbox{ } V_{\text{DD}} \mbox{=} 1.2 V, \mbox{ } L \mbox{=} 0.2 \mu m. \end{array}$ 

| 1bit           | $g_m$           | $M_1$ | $M_2$ | M5/6/7/8 | M3/9 | M4/10 |
|----------------|-----------------|-------|-------|----------|------|-------|
| Amplifiers     | $[\Omega^{-1}]$ | [µm]  | [µm]  | [µm]     | [µm] | [µm]  |
| $g_0$          | 5.48e-4         | 1     | 2.75  | 0.15     | 2.75 | 1     |
| g <sub>H</sub> | 6.12e-3         | 12    | 33    | 18       | 2.75 | 1     |
| g <sub>N</sub> | 6.02e-4         | 1.1   | 3.02  | 1.65     | 2.75 | 1     |
| g <sub>P</sub> | 5.45e-4         | 1     | 2.75  | 1.5      | 2.75 | 1     |
| gq             | 5.45e-4         | 1     | 2.75  | 1.5      | 2.75 | 1     |

In Fig.5, the DTAs having the transconductance  $g_0$ ,  $g_0$ ,  $g_N$  and  $g_P$  correspond to the 1bit-DTA topology in Fig. 1a while the DTA having the transconductance  $g_A$  is the 4Bits-DTA architecture of Fig.3c.



Fig.5: Compact Active RLC oscillator based transconductor [8].

$$\mathbf{L}_2 = \mathbf{C}_2 / \mathbf{g}_{\mathbf{A}}^2 \tag{9}$$

The equivalent circuit at X node is shown in Fig.6 [8].



Fig.6: Equivalence of the compact DCO at node X.

Note that when EN=0 and A<3:0>=0000, the DCO is in standby mode (power off); in oscillation mode EN= $V_{DD}$ . The ideal frequency of oscillation of the DCO ( $f_{OSC}$ ) and condition of oscillation (CO) are, EN= $V_{DD}$ :

CO: 
$$g_N \ge g_p$$
;  $f_0 = \frac{1}{2\pi\sqrt{L_2C_1}} = \frac{g_A}{2\pi\sqrt{C_1C_2}}$  (10,11)

Considering equations (2) and (3), it follows that:

$$f_{\rm OSC} = f_{\rm MIN} + A < 3:0 > .f_0$$
 (12)

With 
$$f_{\text{MIN}} = g_{\text{H}} / 2\pi \sqrt{C_1 C_2}$$
 and  $f_0 = g_0 / 2\pi \sqrt{C_1 C_2}$ 

 $F_{\text{MIN}}$  is the minimum frequency of operation; f<sub>0</sub> can be viewed as the quantum frequency and A<3:0>f<sub>0</sub> the tuned frequency in the MICS band [16]. The ideal maximum MICS-band frequency is then:  $f_{\text{MAX}=} f_{\text{MIN}}$ +15.f<sub>0</sub>. Fig.7 shows the simulation variation of  $f_{\text{OSC}}$  versus the digital 4bits word control A<3:0>. Including the parasitic effects, an approximation of  $\sqrt{C_1C_2}$  is  $\sqrt{C_1C_2}$  =2.6pF. A deviation with equation (12) are mainly caused by the variations of the gate-source (M<sub>1</sub>,M<sub>2</sub>) parasitic capacitances and conductances (M1,M2) with value varies with A<3:0>. The equivalent parasitic capacitances at node X also introduce some deviation between simulation and the ideal equation (12).



Fig. 8 shows typical oscillation waveforms obtained at X,Y and Z nodes.



Fig.8: DCO Waveform voltages at X,Y, Z nodes.

Table II resumes the main simulation characteristics of the proposed DCO. The dynamic current consumption through  $V_{DD}$ , for all value of A<3:0> is shown in Fig. 9.

Table II: DCO main parameters @V<sub>DD</sub>=1.2V, 135nm CMOS process STM [15], L=0.2μm. scales parameters values Quantum Frequency [MHz] 6.5 Tuning Range [f<sub>MIN</sub>- f<sub>MAX</sub>] 375 - 473 [MHz] Ioff(EN=0, A=0)13.1 [nA]

2.5

![](_page_4_Figure_7.jpeg)

#### V. CONCLUSION

Principle and simulation of a new digitally controlled negative transconductance amplifier (DTA) has been proposed in this paper. The proposed DTA will be a useful design block for several analogue applications that need digital controlled VCCS. The proposed topology can operate at ultra-low voltage supply because the power-off mode is not made from a serial standby-pmos between the supply voltage and the internal circuit; but also because the DTA is based on the simple 2 transistors CMOS inverter. In addition to the advantage of operating at low supply voltage, the transconductor can work at large signal amplitudes and at high signal frequency.

#### REFERENCES

- B. Nauta : "A CMOS transconductance-C filter technique for very high [1] frequencies", IEEE Journal of Solid-State Circuits, vol. 27, no. 2, 1992, pp. 142 - 153.
- A. Pirmohammadi, M. H. Zarifi : "A low power tunable Gm-C filter [2] based on double CMOS inverters in 0.35 µm", Analog Integrated Circuits and Signal Processing, Vol. 71, Issue 3, 2012, pp. 473-479.
- S. Vlassis : "0.5V CMOS inverter-based tunable transconductance", [3] Analog Integrated Circuits and Signal Proceeding, issue 1, 2012, pp. 289-292
- [4] B. Pankiewicz, M. Wojcikowski, S. Szczepanski, Y. Sun: "A Field Programmable Analog Array for CMOS Continuous-Time OTA-C Filter", IEEE Journal of Solid-State Circuits, Vol. 37, nº. 2, 2002, pp. 125-136.
- [5] S. Koziel, S. Szczepanski : "Design of Highly Linear Tunable CMOS OTA for Continuous-Time Filters", IEEE transaction on circuits and Systems, Analog and Digital signal processing, vol. 49, n°2, 2002, pp. 110-122
- Barthelemy, S. Meillere, J. Gaubert, E. Kussener [6] H. "Transconductance CMOS inverter based AC coupling amplifier", New Circuits and Systems Conference (NEWCAS), 2014 IEEE 12th International (NEWCAS), 2014, pp. 9-12.
- A. Villegas, D. Vázquez, E. Peralías, A. Rueda : "A 3.6mW @ 1.2V [7] High Linear 8th-order CMOS Complex Filter for IEEE 802.15.4 Standard", 2011, pp. 99-102
- [8] H. Barthelemy, S. Bourdel, J. Gaubert, M. Battista : "CMOS inverters based high frequency voltage controlled sinusoidal oscillator", 14th IEEE International Conference on Electronics, Circuits and Systems, 2007. ICECS 2007, pp. 490-493.
- J-H Weng, C-Y. Yang : "An Active Gm-C Filter Using a Linear Transconductance", IEEE Conference on Electron Devices and Solid-[9] State Circuits (EDSSC), 2007, pp. 909-912.
- [10] H. barthelemy, S. Meillere, J. gauvert, N. Dehaese, S. Bourdel : "OTA based on CMOS inverters an applications in the design of tunable bandpass filter"; Analog Integrated Circuits and Signal Processing, vol. 57, 2008, pp. 160-178.
- [11] D. J. Groeneveld, H. J. Schouwenaars, H. A. H. TerMeer, C. A. A. Bastiaansen : "A self-calibration technique for monolithic high resolution D/A converter", IEEE Journal of Solid-State Circuits, vol. 24, n° 6, 1989, pp. 1517-1522.
- [12] H. Samavati : "Variable transconductance mixer system", US PATENT  $n^\circ$  US 12/204, 310, publication number US7847613 B1, 2007.
- [13] R.L. Nagaraj, D. Yagain: "Design and Implementation of a Linear Transconductance Amplifier with a Digitally Controlled Current Source", International conference on Emerging trends in engineering and tecjnology (ICETET), 2011, pp. 274 - 279.
- B-K. Kim, D. Im, J. Choi, K. Lee: "A Highly Linear 1 GHz 1.3 dB NF [14] CMOS Low-Noise Amplifier With Complementary Transconductance Linearization", IEEE Journal of Solid-State Circuits, Vol.. 49, n°6, 2014, pp. 1286-1302.
- [15] CMP : "IC's Manufacturing : "CMOS 130nm (HCMOS9GP)", Multi-Project Circuits ®, http://cmp.imag.fr/products/ic/?p=STHCMOS9.
- [16] B. Ghafari, L. Koushaeian, F. Goodarzy : "An ultra low power and small size PLL for wearable and implantable medical sensors", 2nd IEEE International Worshop on Consumer eHealth Plateforms, Services and Applications, 2012, pp. 409-412.
- P. Antognetti, G. Massobrio : "Semiconductor device modeling with [17] spice", Mc Graw Hill, Int. Edition, Electronics Engineering Series, 1988.