A Generic Architecture for On-chip Packet-switched Interconnections - Archive ouverte HAL
Communication Dans Un Congrès Année : 2000

A Generic Architecture for On-chip Packet-switched Interconnections

Résumé

This paper presents an architectural study of a scalable system-level interconnection template. We explain why the shared bus, which is today's dominant template, will not meet the performance requirements of tomorrow's systems. We present an alternative interconnection in the form of switching networks. This technology originates in parallel computing, but is also well suited for heterogeneous communication between embedded processors and addresses many of the deep submicron integration issues. We discuss the necessity and the ways to provide high-level services on top of the bare network packet protocol, such as dataflow and address-space communication services. Eventually we present our first results on the cost/performance assessment of an integrated switching network.
Fichier non déposé

Dates et versions

hal-01573605 , version 1 (10-08-2017)

Identifiants

Citer

Pierre Guerrier, Alain Greiner. A Generic Architecture for On-chip Packet-switched Interconnections. Design Automation and Test in Europe Conference (DATE'2000), Mar 2000, Paris, France. pp.250-256, ⟨10.1109/DATE.2000.840047⟩. ⟨hal-01573605⟩
104 Consultations
0 Téléchargements

Altmetric

Partager

More