A 142MOPS/mW Integrated Programmable Array accelerator for Smart Visual Processing - Archive ouverte HAL
Communication Dans Un Congrès Année : 2017

A 142MOPS/mW Integrated Programmable Array accelerator for Smart Visual Processing

Résumé

Due to increasing demand of low power computing, and diminishing returns from technology scaling, industry and academia are turning with renewed interest toward energy-efficient programmable accelerators. This paper proposes an Integrated Programmable-Array accelerator (IPA) architecture based on an innovative execution model, targeted to accelerate both data and control-flow parts of deeply embedded vision applications typical of edge-nodes of the Internet of Things (IoT). In this paper we demonstrate the performance and energy efficiency of IPA implementing a smart visual trigger application. Experimental results show that the proposed accelerator delivers 507 MOPS and 142 MOPS/mW on the target application, surpassing a low-power processor optimized for DSP applications by 6x in performance and by 10x in energy efficiency. Moreover, it surpasses performance of state of the art CGRAs only capable of implementing data-flow portion of applications by 1.6x, demonstrating the effectiveness of the proposed architecture and computational model.
Fichier principal
Vignette du fichier
ISCAS17.pdf (240.3 Ko) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-01534574 , version 1 (05-10-2018)

Identifiants

  • HAL Id : hal-01534574 , version 1

Citer

Satyajit Das, Davide Rossi, Kevin Martin, Philippe Coussy, Luca Benini. A 142MOPS/mW Integrated Programmable Array accelerator for Smart Visual Processing. IEEE International Symposium on Circuits & Systems, May 2017, Baltimore, United States. ⟨hal-01534574⟩
104 Consultations
226 Téléchargements

Partager

More