Exploiting reliable features of asynchronous circuits for designing low-voltage components in FD-SOI technology
Résumé
Reducing voltage is a traditional strategy for designing and activating low-power mode of integrated systems.
Low voltages otherwise make slower components that can cause critical timing violations in synchronous
circuits. On the contrary, asynchronous circuits, which have no clock constraints, are capable to adapt to delay
variations. This paper presents the minimum operation voltages of the fundamental asynchronous components,
the C-elements, on recent FD-SOI 28-nm technology. Results show that conventional scheme of the C-element
can reduce power by a factor of 34 for the less consuming scheme if operating at minimum voltage of 0.28 V
instead of nominal 1.00 V. In addition, a low-voltage conventional C-element on FD-SOI 28-nm with RVT transistor
consumes about one-third of the power of its counterpart on bulk 65-nm CMOS technology.