

## **Reliable GPS position on an unreliable hardware**

Mohamed Mourad Hafidhi, Emmanuel Boutillon

### **To cite this version:**

Mohamed Mourad Hafidhi, Emmanuel Boutillon. Reliable GPS position on an unreliable hardware. GDR SOCSIP, Jun 2016, Nantes, France. hal-01331034

## **HAL Id: hal-01331034 <https://hal.science/hal-01331034v1>**

Submitted on 13 Jun 2016

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Reliable GPS position on an unreliable hardware

Mohamed Mourad Hafidhi and Emmanuel Boutillon Lab-STICC, UMR 6582, Université de Bretagne Sud 56100 Lorient, France email: mohamed.hafidhi@univ-ubs.fr, emmanuel.boutillon@univ-ubs.fr

#### I. INTRODUCTION

There is continual motivation to reduce power consumption and extend battery life of mobile devices. Power consumption and device lifetime can be improved by operating at minimal supply voltage, which increases the likelihood of hardware errors. These errors can also be produced due to process and temperature variations coupled with increased advancement of CMOS technology [1]. Occurrence of errors can affect the performance of circuits and can change the state of a gate and the output of a system; their presence can generate a system failure if it is not corrected. Therefore, it is increasingly important to deal with hardware errors effects in order to keep devices working properly.

Hardware errors can be classified into three main groups: permanent, transient and timing errors. Permanent errors are defined as an irreversible physical changes: a stuck at the value 0 or 1 of a bit. They can be caused by manufacturing defects or device wear-out. Transient errors are temporal single malfunctions that manifest as a temporary change of the binary value of a bit. The other term used for transient errors is Single Event Upsets (SEU). Environmental changes, such as higher or lower temperature and voltage variation, are the essential sources of the occurrence of these errors. Timing errors result when a input signal arrives too late and misses the reference arrival of the clock.

During the last decades, reliability of circuits has been addressed at the lower design level by proposing resilience techniques to protect particular components. Examples are Razor flip-flops to detect signal delay errors [2], double sampling for combinational circuits [3], error correcting codes used first to protect memories [4], and then applied for interconnect networks [5], and TIMBER techniques for pipeline structures [6]. For higher design level, predictions techniques, such as Algorithmic Noise Tolerance (ANT) technique, propose to increase the reliability of circuit by adding a reduced precision replica to the original function. This reduced precision replica consumes much less power than the original function. The final output is chosen between the original function output and the output of the replica [7]. In extremely critical applications, such as space, avionics and healthy applications, where the system cost is less important than its reliability, Triple modular redundancy (TMR) is proposed on the system level design [8]. The author of [9] propose some resilience techniques for double-iterative Multiple-Input Multiple-Output Bit-Interleaved Coded Modulation (MIMO BICM) receivers. These techniques have been realised on different layers of



Fig. 1. Top Level of the simplified tracking channel module; Error tolerance has been already studied in components with warning marks at the output. The corresponding proposed techniques are presented and evaluated in papers beside each mark.

abstraction in order to have a mutual trade-off of system performance, hardware reliability and implementation complexity.

Global positioning systems (GPS) can be an excellent application to investigate the trade-off between system performance and implementation complexity in presence of hardware errors. It contains a very interesting set of different signal processing problem with different requirements of reliability: Correlation process, tracking loops (recursive operations), FFT processing, state machine, Gold and carrier generators.... The objective of the this paper<sup>1</sup> is to address the fault tolerance topic in the GPS context. Starting from a noiseless GPS receiver, redundant mechanisms can be added to design a more resilient GPS receiver in the presence of errors due low supply voltage. An Application-specific integrated circuit (ASIC) will be designed, using the 28 nm technology, to compare theoretical results and measured results.

#### II. GPS SIGNAL PROCESSING

A GPS is a well known technology that allows determining both the physical position and the absolute time of a receiver. The position in time and in space is determined thanks to a precise distance measurement with at least four GPS satellites. GPS satellite signals are made of three components: spreading code, navigation message and carrier. For each GPS satellite visible in view, the GPS receiver tries to extract the corresponding navigation message. This is accomplished by comparing a locally generated signals (estimate of the spreading code and the carrier of the tracked satellite) against the received signal, then moving in time local signals until it is time aligned with the received signal. A maximum correlation

<sup>&</sup>lt;sup>1</sup>This work, part of the RELIASIC project, was funded by French government sponsors COMIN Labs and the National Research Agency in the "Investing for the Future" program under reference ANR-10-LABX-07-01, and the Brittany Region.

output between signals is achieved when they are aligned. Two feedback loops are used to update the local generated signals: the carrier tracking loop (to align the local generated carrier in frequency ad phase) and the code tracking loop (to align the local generated code in time). Each loop is made of discriminators and filters. A simplified representation of the channel tracking module is given in Fig. 1.

#### III. THE PROPOSED TOLERANT SCHEMA

All state of the art techniques have in common that they requires hardware cost or/and performance penalties (reducing system throughput). System-level technique is identified as the key to minimize the implementation overhead for error detection and recovery compared to low-level techniques. To track satellites signals, GPS receivers uses feedback loops to determine over time Doppler offsets. It has been shown in [10]–[12], that the natural design of the tracking loops can tolerate low rate of hardware errors with a loss of less than 1m of error in the position given by the GPS receiver. For moderate and high hardware error rate, we propose a combination of low-level and system level techniques to deal with hardware errors' effect. In this paper, we present three main methods proposed for the robustness of the correlation process, discriminators and gold generators.

#### *A. Feedback freezing loop (FFL) and Last Correct Value (LCv) methods*

These methods have been proposed to deal with timing and upsets in the correlation process. Detection of errors is realised by the double sampling method (DS) cited in [3]. The main idea of DS method is to take advantage of the temporal nature of transient (and timing) errors, and achieve detection by observing the output signals of a given circuit at two instants. An incoherence between the two outputs is flagged when errors occur. Recovering is done by either a freezing loops or using previous correct correlation's output. More details are given in [10].

#### *B. Tuning Loops Bandwidth*

The effect of time and frequency errors estimation (error in the discriminator modules) can be greatly reduced by tuning appropriately the bandwidth of the feedback filters. This system level method gives interesting results in terms of robustness against errors. With no error, the modification of the bandwidth filter values induces only a 0.11 m of standard deviation, with 40 % of errors at the output of the carrier discriminator, the standard deviation of the error in the position increases to 2 m while the natural design of tracking loop does not support more than 6% of errors [13].

#### *C. Hardware redundancy*

In GPS receivers, spreading codes are generated by two 10-stage LFSR (Linear feedback shift register) modules, designated G1 and G2. If the LFSR register states are disturbed, then the code state becomes corrupted. To mitigate from this problem, methods based on error correction and modular redundancy have been proposed in [11]. These methods were evaluated in terms of their performance benefit and gate overhead. It has been shown, in [11], that the Hamming proposed method can provide the required reliability (in term of Mean Time To Failure (MTTF)) with 42% of gate savings compared to the classical TMR.

#### IV. CONCLUSION

We have demonstrated in this paper that techniques based on different layer of abstraction can lead to have a mutual trade-off of system performance (quality of the position given by the GPS receiver), hardware reliability and implementation complexity. An ASIC will be designed based on this results to compare theoretical results and measured results. Additional results from our research on the GPS receiver chain can be found in [14].

#### **REFERENCES**

- [1] J. Srinivasan, S. V. Adve, P. Bose, and J. A. Rivers, "The impact of technology scaling on lifetime reliability," in *Dependable Systems and Networks, 2004 International Conference on*, June 2004, pp. 177–186.
- [2] D. Ernst, N. S. Kim, S. Das, S. Pant, R. Rao, T. Pham, C. Ziesler, D. Blaauw, T. Austin, K. Flautner, and T. Mudge, "Razor: a low-power pipeline based on circuit-level timing speculation," in *Microarchitecture, 2003. MICRO-36. Proceedings. 36th Annual IEEE/ACM International Symposium on*, Dec 2003.
- [3] M. Nicolaidis, "Double-sampling architectures," in *Reliability Physics Symposium, 2014 IEEE International*, June 2014.
- [4] V. Gherman, S. Evain, M. Cartron, N. Seymour, and Y. Bonhomme, "System-level hardware-based protection of memories against softerrors," in *Design, Automation Test in Europe Conference Exhibition, 2009. DATE '09.*, 2009.
- [5] A. Ejlali, B. M. Al-Hashimi, P. Rosinger, and S. G. Miremadi, "Joint consideration of fault-tolerance, energy-efficiency and performance in on-chip networks," in *Design, Automation Test in Europe Conference Exhibition, 2007. DATE '07*, 2007.
- [6] M. Choudhury, V. Chandra, K. Mohanram, and R. Aitken, "Timber: Time borrowing and error relaying for online timing error resilience," in *Design, Automation Test in Europe Conference Exhibition (DATE), 2010*, 2010.
- [7] R. Hegde and N. R. Shanbhag, "Energy-efficient signal processing via algorithmic noise-tolerance," in *Low Power Electronics and Design, 1999. Proceedings. 1999 International Symposium on*, 1999.
- [8] C. Winstead, Y. Luo, E. Monzon, and A. Tejeda, "An error correction method for binary and multiple-valued logic," in *Multiple-Valued Logic (ISMVL), 2011 41st IEEE International Symposium on*, May 2011, pp. 105–110.
- [9] C. Gimmler-Dumont and N. Wehn, "A cross-layer reliability design methodology for efficient, dependable wireless receivers," *ACM Trans. Embed. Comput. Syst.*, vol. 13, 2014.
- [10] M. M. Hafidhi, E. Boutillon, and C. Winstead, "Reducing the impact of internal upsets inside the correlation process in gps receivers," in *Design and Architectures for Signal and Image Processing (DASIP), 2015 Conference on*, Sept 2015, pp. 1–5.
- [11] ——, "Reliable gold code generators for gps receivers," in *Circuits and Systems (MWSCAS), 2015 IEEE 58th International Midwest Symposium on*, Aug 2015, pp. 1–4.
- [12] M. Dridi, M. M. Hafidhi, C. Winstead, and E. Boutillon, "Reliable nco carrier generators for gps receivers," in *Design and Architectures for Signal and Image Processing (DASIP), 2015 Conference on*, Sept 2015, pp. 1–5.
- [13] M. M. Hafidhi and E. Boutillon, "Improving the performance of the carrier tracking loop for gps receivers in presence of transient errors due to pvt variations," in *The International Workshop on Signal Processing Systems (SIPS)*, submitted in May 2016, pp. 1–6.
- [14] [Online]. Available: http://www.reliasic.cominlabs.ueb.eu/