Component reuse methodology for multi-clock Data-Flow parallel embedded Systems - Archive ouverte HAL
Article Dans Une Revue Revue Africaine de Recherche en Informatique et Mathématiques Appliquées Année : 2014

Component reuse methodology for multi-clock Data-Flow parallel embedded Systems

Résumé

The growing complexity of new chips and the time-to-market constraints require fundamental changes in the way systems are designed. Systems on Chip (SoC) based on reused components have become an absolute necessity to embedded systems companies that want to remain competitive. However, the design of a SoC is extremely complex because it encompasses a range of difficult problems in hardware and software design. This paper focuses on the design of parallel and multi-frequency applications using flexible components. Flexible parallel components are assembled using a scheduling method which combines the synchronous data-flow principle of balance equations and the polyhedral scheduling technique. Our approach allows a flexible component to be modelled and a full system to be assembled and synthesized with automatically generated wrappers. The work presented here is an extension of previous work. We illustrate our method on a simplified WCDMA system. We discuss the relationship of this approach with multi-clock architecture, latency-insensitive design, multidimensional data-flow systems and stream programming
Fichier principal
Vignette du fichier
Vol.18.pp.67-92.pdf (699.78 Ko) Télécharger le fichier
Origine Fichiers éditeurs autorisés sur une archive ouverte
Loading...

Dates et versions

hal-01300088 , version 1 (08-04-2016)

Identifiants

Citer

Anne Marie Chana, Patrice Quinton, Steven Derrien. Component reuse methodology for multi-clock Data-Flow parallel embedded Systems. Revue Africaine de Recherche en Informatique et Mathématiques Appliquées, 2014, Volume 18, 2014, pp.67-92. ⟨10.46298/arima.1979⟩. ⟨hal-01300088⟩
120 Consultations
1124 Téléchargements

Altmetric

Partager

More