A New Tree-based coarse-grained FPGA Architecture - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2009

A New Tree-based coarse-grained FPGA Architecture

Résumé

In this paper, we present a new multilevel hierarchical (tree-based) coarse-grained FPGA architecture. This architecture comprises two unidirectional interconnects, a downward interconnect and an upward interconnect. The proposed architecture can support various kinds of coarse-grained blocks. These coarse-grained blocks are defined using an architecture description file. A new software flow has been developed to evaluate the proposed architecture. New tools are developed to support this software flow and they have resulted in the successful placement and routing of different DSP benchmarks on the proposed architecture. A comparison of coarse-grained tree-based and fine-grained tree-based architectures is performed. This comparison reveals an average area gain of 41% for coarse-grained tree-based architecture over fine-grained tree-based architecture. Similarly a comparison of tree-based and mesh-based coarse-grained architectures shows an average area saving of 60% for tree-based coarse-grained architectures over mesh-based coarse-grained architectures.
Fichier non déposé

Dates et versions

hal-01298010 , version 1 (05-04-2016)

Identifiants

Citer

Umer Farooq, Husain Parvez, Zied Marrakchi, Habib Mehrez. A New Tree-based coarse-grained FPGA Architecture. IEEE International Conference on PhD. Research in MicroElectronics, PRIME'09, Jul 2009, Cork, Ireland. pp.48-51, ⟨10.1109/RME.2009.5201347⟩. ⟨hal-01298010⟩
55 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More