Improving the Security of Dual Rail Logic in FPGA Using Controlled Placement and Routing - Archive ouverte HAL
Communication Dans Un Congrès Année : 2009

Improving the Security of Dual Rail Logic in FPGA Using Controlled Placement and Routing

Résumé

In this paper, we propose placement and routing techniques to deal with the timing unbalance problem in wave dynamic differential logic (WDDL) circuits. First, we study the impact of placement on the delay unbalance in a tree-based FPGA. Then, we propose an adaptation to the Pathfinder routing algorithm to improve the delay balance. The experimental results demonstrate that our placement and routing techniques reduce the delay unbalance significantly. They achieve 93% of average timing balancing improvement in WDDL designs.
Fichier non déposé

Dates et versions

hal-01295098 , version 1 (30-03-2016)

Identifiants

Citer

Emna Amouri, Hayder Mrabet, Zied Marrakchi, Habib Mehrez. Improving the Security of Dual Rail Logic in FPGA Using Controlled Placement and Routing. ReConFig International Conference on Reconfigurable Computing and FPGAs 2009, Dec 2009, Cancun, Mexico. pp.201-206, ⟨10.1109/ReConFig.2009.44⟩. ⟨hal-01295098⟩
94 Consultations
0 Téléchargements

Altmetric

Partager

More