

### Multi-scale strategy for high-k/metal-gate UTBB-FDSOI devices modeling with emphasis on back bias impact on mobility

Olivier Nier, Denis Rideau, Yan Michel Niquet, Frédéric Monsieur, van Dai Nguyen, François Triozon, Antoine Cros, Raphael Clerc, Jean Charles C Barbé, Pierpaolo Palestri, et al.

### ▶ To cite this version:

Olivier Nier, Denis Rideau, Yan Michel Niquet, Frédéric Monsieur, van Dai Nguyen, et al.. Multi-scale strategy for high-k/metal-gate UTBB-FDSOI devices modeling with emphasis on back bias impact on mobility. Journal of Computational Electronics, 2013, 12, pp.675-684. 10.1007/s10825-013-0532-1. hal-00916912

### HAL Id: hal-00916912 https://hal.science/hal-00916912

Submitted on 25 Feb 2014  $\,$ 

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Multi-scale analysis of the mobility in high-k UTBB-FDSOI Devices and comparison to split-CV measurements.

O. Nier1<sup>1,2,4,5</sup>, D. Rideau<sup>1</sup>, Y. M. Niquet<sup>3</sup>, F.Monsieur<sup>1</sup>, V. H. Nguyen<sup>3</sup>, F. Triozon<sup>4</sup>, A. Cros<sup>1</sup>, R. Clerc<sup>9</sup>, J.C Barbé<sup>4</sup>, P. Palestri<sup>5</sup>, D. Esseni<sup>5</sup>, I. Duchemin<sup>3</sup>, L. Smith<sup>8</sup>, L. Silvestri<sup>7</sup>, F. Nallet<sup>7</sup>, C. Tavernier<sup>1</sup>, H. Jaouen<sup>1</sup>, L. Selmi<sup>5</sup>.

1) STMicroelectronics, 850, rue J. Monnet, BP. 16, 38921 Crolles, France ;

2) IMEP-LAHC, MINATEC 3 Parvis Louis Néel, 38016 Grenoble ;

3) SP2M, UMR-E CEA/UJF-Grenoble 1, INAC, Grenoble, France;

4) CEA-LETI, Campus MINATEC, 17 rue des Martyrs, 38054 Grenoble, France ;

5) DIEGM, University of Udine, Via delle Scienze 208, 33100 Udine, Italy;

6) Synopsys, 12 Rue Lavoisier, FR-38330 Montbonnot St Martin, France ;

7) Synopsys, Thurgauerstrasse 40, CH-8050 Zürich, Switzerland ;

8) Synopsys, Inc., 700 E. Middlefield Rd., Mountain View, CA,

9) Laboratoire Hubert Curien (UMR 5516) & Institut d'Optique, 18 rue Benoît Lauras 42000, Saint-Etienne, France.

Abstract-A rigorous study of the mobility in high-k metal gate Ultra-Thin Body and Box Fully Depleted SOI (UTBB-FDSOI) devices is done by means of split C-V measurements and advanced simulations. Measurements have been performed for various Interfacial Layer (IL) Equivalent Oxide Thickness (EOT) allowing an investigation of the physical mechanisms responsible for the mobility degradation at high-k/IL interface. The impact of the back bias on transport properties is investigated and mobility enhancement in the forward regime (back gate inversion) is demonstrated. A multi-scale simulation approach is performed and we compared simulated mobility using quantum Non-Equilibrium Green's Functions (NEGF) to semi-classical solvers results using the Kubo Greenwood (KG) approach. We demonstrated good correlations between these solvers comparing phonon and remote Coulomb-limited mobility. However, a clear overestimation of the surface roughnesslimited mobility determined using semi-classical solvers is shown compared to NEGF results. These advanced solvers have been used to reproduce mobility measurements allowing us to calibrate Technology computer aided design (TCAD) mobility models.

Keywords: UTBB-FDSOI devices, split C-V mobility measurements, back bias, NEGF, semi-classical solvers, TCAD.

#### I. INTRODUCTION

UTBB-FDSOI is considered as one of the best solution to overcome conventional planar Bulk CMOS limitations [1-3]. Thanks to an excellent electrostatic control and transport properties, this architecture is suitable to reach ITRS requirements for 28 nm technology node and beyond [4].The threshold voltage can be easily adjusted by applying back biases (VB) and it has recently been demonstrated that the mobility can be enhanced in the forward regime (VB > 0 V for nMOS and VB < 0 V for pMOS) [5]. However, the presence of high-k dielectrics can induce mobility degradations when the Interfacial Layer (IL) Equivalent Oxide Thickness (EOT) is decreased [6-8].

The modeling of the transport in this technology is essential to predict device performances and to identify mechanisms responsible for the mobility degradation. Many solvers have been developed to investigate the transport in UTBB-FDSOI devices but their direct comparison remains difficult because of the use of different models parameters or structures. In this paper, an investigation of the mobility in high-k UTBB-FDSOI is performed thanks to "multi-scale" simulations: quantum Non-Equilibrium Green's Functions (NEGF) solvers, semi-classical solvers and calibrated empirical TCAD mobility models are compared to split-CV measurements.

In the first part of the paper we briefly described solvers, mobility models and parameters used for the simulations. In the second part, we investigate the effect of the back bias on the electrostatic behaviors and on the transport properties, thanks to effective mobility measurements (split-CV method). These measurements have been performed for n- and p-MOS high-k UTBB-FDSOI devices with various EOT ranging from 1 to 3.7 nm in order to study the effect of the gate oxide scaling. The third part is a comparison of the mobility simulated using widely used semi-classical approaches such as the Kubo-Greenwood (KG) to NEGF results. Three main scattering mechanisms responsible for the mobility degradation in high-k UTBB-FDSOI device have been investigated: 1/Phonon, 2/ surface roughness (SR) and 3/ remote coulomb scattering (RCS). Finally, a full set of parameters is determined for TCAD mobility models to reproduce mobility measurements.

#### II. MULTI-SCALE SIMULATION APPROACH: NEGF, SEMI-CLASSICAL AND TCAD SOLVERS.

#### A. Semi-classical approach

The software UTOX, developed at STMicroelectronics [9], and Sentaurus Band Structure (SBAND) [10] from Synopsys are both self-consistent Poisson k.p Schrödinger solvers. They compute the mobility in a 2D electron/hole gas within the momentum relaxation time (MRT) approximation, using the Kubo-Greenwood formalism. The Multi-subband Monte Carlo (MSMC) solver of the University of Udine [11] give similar results as KG and is not shown here [12]. These solvers treat acoustic phonons as an isotropic, elastic mechanism and inter-valley phonons as isotropic with fixed phonon energies. Surface roughness is treated as elastic. anisotropic mechanism within the Prange-Nee approximation [13], the generalized Prange-Nee model [14], or the Gamiz numerical approach [15]. Coulomb scattering is treated as an intra-valley, elastic scattering mechanism. The matrix elements are screened using the scalar Lindhard approach.

#### B. NEGF

NEGF mobility calculations have been performed with the TB\_SIM solver from CEA [16]. We generated random samples of disorder with width W = 20 nm and length L = 30 nm. We then built devices made of these units repeated once, twice (L = 60 nm), and up to three times (L = 90 nm). One nanometer of SiO2 is included in the effective mass Hamiltonians on both sides of the film. We next computed the resistance of the devices in a mode space approach, including electron-phonon scattering. As expected, the resistance of the devices is proportional to their length, allowing for an accurate extraction of the resistance of the disordered sample. We finally computed the phonon-limited mobility HPH in smooth films and extracted an "effective" mobility  $\mu_{SR}^{-1} = \mu_{SR+PH}^{-1} - \mu_{PH}^{-1}$ (surface roughness) or  $\mu_{RCS}^{-1} = \mu_{RCS+PH}^{-1} - \mu_{PH}^{-1}$  (remote Coulomb scattering). We stress that a direct NEGF calculation (no phonons) for SR or RCS might not give a very accurate picture, as the absence of inelastic pathways for electron scattering strengthens localization.

#### C. TCAD

Mobility in TCAD is determined using empirical models which depend on a series of parameters that have to be calibrated on measurements or on more advanced solvers (NEGF, MSMC, KG). Mobility simulations have been performed using Sdevice solver from SYNOPSYS [10].

Bulk phonon-limited mobility is treated using:

$$= \mu_0 \left(\frac{T}{300K}\right)^{-\theta} \qquad \text{Eq.1}$$

with  $\mu_0$  the mobility at 300 K, T the temperature and  $\theta$  a fitting parameter.

The remote Coulomb-limited mobility is given by:

μ=

$$\mu_{c} = \frac{\mu_{1} \left(\frac{T}{300K}\right)^{k} \left\{ 1 + \left[\frac{c}{c_{trans} \left(\frac{N_{AQ}}{10^{18} cm^{-3}}\right)^{\gamma_{1}} \left(\frac{N_{c}}{N_{q}}\right)^{\gamma_{1}}}\right]^{v} \right\}}{\left(\frac{N_{AQ}}{10^{19} cm^{-3}}\right)^{\gamma_{2}} \left(\frac{N_{c}}{N_{q}}\right)^{\gamma_{2}} . D. f(F_{\perp})}$$

$$D = \exp\left(-\frac{x}{l_{crit}}\right),$$
(iff  $c > 0$ ,  $d = c < F_{L} < (F_{L} > 0)^{T}$ 

 $f(F_1 \perp) = 1 - \exp[-(F_1 \perp/E_1 0)^t \gamma]$ . x is the distance from interface, Nc is the negative or positive interface charge density, N<sub>A</sub>, is the charge density for the Coulomb 2D component and c is the carrier concentration in the channel.  $F_{\perp}$  is the perpendicular electric field and the other terms are fitting parameters.

ThinLayer mobility model is used to take accounts for the mobility degradation in thin channel. The calibration has previously been done in [10,17,18] and is used for our study. The only modified term is the one accounting for surface roughness to fit experimental data:

$$\mu_{SR} = \left( \frac{\left(\frac{F_{\perp}}{F_{ref}}\right)^{A^*}}{\delta} + \frac{F_{\perp}^3}{\eta} \right)^{-1} \qquad \text{Eq.3}$$

With *Fref* a reference field equal to 1MV/cm.  $\delta$ ,  $\eta$  and  $A^{\bullet}$  are fitting parameters. The distance from the considered interface is directly introduced in the Matthiessen rule through the factor D (see D in eq. 2):

$$\frac{1}{\mu_{tot}} = \frac{D}{\mu_{SR}} + \cdots$$
 Eq.4

Previously, it has been observed in [19] that the surface roughness can be degraded by high-k oxides and it was expected that rugosity parameters had to be modified.

### III. EXPERIMENTAL OBSERVATIONS AND ELECTROSTATIC CALIBRATION

Devices were processed on 300 mm SOI wafers with a 25 nm thick BOX. The oxide stack is made of a 1.8 nm thick layer of high-k oxide (HfSiON) deposited on top of a SiON IL with various EOT. The final channel

thickness is 7.5 nm and the effective mobility was extracted using split-CV method on  $10*10 \,\mu$ m<sup>2</sup> devices

#### A. Impact of the Back bias

The impact of VB on the gate capacitance is shown on figure 1 for n- and p-MOS. The dependence on the back bias is strong and, as previously demonstrated in [20], in the forward regime (VB>0 V for nMOS and VB<0 V for pMOS) the capacitance reaches a first level with an amplitude of  $C_{INV}/\Box/C_{st}$ . The inversion charge thickness (T<sub>inv</sub>) of the front gate capacitance is 2.65 nm which is consistent with an EOT of 2.35 nm. Consequently, the extracted electrical Silicon thickness (following formula in figure 1) is consistent with ellipsometric measurements (T<sub>SI</sub>=7.5 nm).



Figure 1: Gate capacitance as a function of the Gate voltage for various back biases (VB) ranging from -10V to 10V per steps of 2V in nMOS devices (fig 2a) and pMOS devices (fig 2b). Tinv=2.65 nm; Tsi=7.5 nm; T=300K.

The threshold voltage can be significantly shifted by -1.5 V to 1 V for VB ranging from -10 V to 10 V (figure 2) while the sub-threshold slope remains unchanged for both n- and p-MOS: see drain current characteristics on figure 3.

An electrostatic calibration has been performed for all simulations shown in this paper (NEGF, KG and TCAD).  $V_T(VB)$  and the variation of the capacitance with VB is shown for TCAD (figures 1 and 2) and all solvers present very good agreements using identical geometrical parameters: Tinv=2.65 nm,  $T_{SI}$ =7.5nm and TBOX=25nm.



Figure 2: Threshold voltage variation (reference at VB=0V) as a function of the back bias in nMOS devices (fig 3a) and pMOS devices (fig 3b). Tinv=2.65 nm; Tsi=7.5 nm; T=300K.



Figure 3: Drain current as a function of the Gate voltage for various back biases (VB) ranging from -10V to 10V per steps of 2V) in nMOS devices (fig 4a) and pMOS devices (fig 4b). Tinv=2.65 nm; Tsi=7.5 nm; T=300K.

Figure 4 represents the profile of the potential and the electron density in the channel simulated using KG solvers. It is demonstrated that the inversion charges is moved from the front to the back interface by applying a back bias. The "volume" inversion regime is however not completely reached as the majority of carriers are confined at front and back interfaces. At the same time, the silicon channel is too thick ( $T_{SI} = 7$  nm) to reach this regime [21].



Figure 4: Simulated profile of the potential and the electron density in the channel for various biases conditions. nMOS, Tinv=2.65 nm. Tsi=7.5 nm; T=300K.

Figure 5 shows the dependence of the mobility on inversion charge for various back biases for n- and p-MOS. For a given field, an increase of the mobility is observed for VB>0 V in nMOS and for VB<0 V in pMOS devices. This improvement of mobility is discussed in details later.



Figure 5: Effective experimental mobility as a function of the inversion charge for various back biases (VB) ranging from -10V to 10V) in nMOS devices (fig 5a) and pMOS devices (fig 5b). Tinv=2.65 nm; Tsi=7.5 nm; T=300K.

## *B.* Discussions about the definition of the effective field and the universality of the mobility

Many issues have been reported concerning the universal behavior of the mobility [22] and the definition of the effective field in FDSOI devices [23].

The theoretical effective field expression can be defined as:

$$E_{eff}^{th} = \frac{\int_0^{T_{3i}} E_z(x) n(x) dx}{\int_0^{T_{3i}} n(x) dx} \qquad Eq.5$$

With  $E_{\mathbf{r}}(\mathbf{x})$  the transversal electric field and  $n(\mathbf{x})$  the carrier density which depend on the position in the SOI. This definition works well for Bulk devices but it has recently been mentioned [22] that it cannot be applied for double gate device since its value is always equal to 0. We still used it for UTBB-FDSOI device simulation since the electrodes and consequently the carrier distributions are dissymmetric.

The experimental effective field was calculated using:

$$E_{eff}^{exp} = \frac{Q_d + \eta Q_i}{\epsilon_{si}} - \frac{\epsilon_{ox}}{\epsilon_{si}} \frac{VB}{T_{Box}^{eff}}$$
Eq.6

 $\frac{C_{si} + C_{BOX}}{C_{si}} T_i$  $Q_{i}$ the inversion With depletion charge charge the and  $(Q_1 d = q N_1 a T_1 SI)$ . Values for  $\eta$  parameters have historically been fixed to 0.5 for nMOS and 0.33 for pMOS to make the mobility variation with respect to the effective field "universal" [24]. However, from the electrostatic standpoint, it is demonstrated that <sup>¶</sup> should be equal to 0.5 for both devices [25]. Moreover, we demonstrated in this paper that the mobility is not universal since it depends both on the inversion charge and the effective field: for a given effective field, many values of mobility can be obtained depending on the position of the carriers and consequently on front and back gate voltages.

In figure 6, we compared the experimental effective field (extracted from Eq.6) to the theoretical one (Eq.5) obtained by simulation for n- (fig. 6a) and p-MOS (fig. 6b) devices. Really good agreements are observed for both devices when using  $\eta = 0.5$ .



Figure 6: n- and p-MOS experimental effective field (Eq.6) assuming  $\eta = 0.5$  compared to the simulated field (Eq.5). VB from -10V to 10V per steps of 2V.

The mobility with respect to the effective field and for various VB is then plotted for n- and p-MOS using  $\eta = 0.5$  (figure 7).



Figure 7: Effective experimental mobility as a function of the effective field for various back biases (VB) ranging from -10V to 10V in nMOS devices (fig 8a) and pMOS devices (fig 8b). Tinv=2.65 nm; Tsi=7.5 nm; T=300K.

Applying back biases in UTBB-FDSOI device allows to "explore" a larger range of effective field (from -2 to 2 MV/cm). The mobility exhibits a bell-shaped behavior and is limited, at large negative and positive effective field, by surface roughness scattering with the back and the front interface respectively. In figure 8, the mobility is extracted at fixed inversion charge and as a function of VB. An enhancement of the mobility of nearly 45% for nMOS and 60% for PMOS can be observed at Ninv=1e13 cm<sup>-2</sup>. The mobility enhancement can be explained by the shift of the inversion charge centroid away from the interface (the profile of carrier density is shown in figure 8 for three different biases conditions) affecting surface-roughness and remote-Coulomb scattering mechanisms. Moreover, the back interface (Silicon/BOX) seems to be intrinsically smoother than the front interface (Silicon channel/IL) since the mobility is less degraded at high absolute effective field (figure 7). This has been confirmed by NEGF simulations (not shown here) where different rugosity parameters for the front and the back interface have been used to reproduce experiments.



Figure 8: Effective experimental mobility as a function of the back bias for various inversion densities: Ninv=1e13, 5e12 and 2e12 cm<sup>-2</sup>. Tinv=2.65 nm; Tsi=7.5 nm; T=300K. Symbols represent biases conditions where density profiles are extracted (for Ninv=1e13cm<sup>-2</sup>): 1/VB=-5V, VG=2.0V; 2) VB=0V, VG=1.6 V; 3) VB=5V, VG=1.2V;

Figure 9 represents the mobility variation versus the effective field sweeping VG at VB=0V and sweeping VB at VG ranging from 1.0 to 2.5V. It demonstrates that the mobility depends on back bias conditions for a given effective field and tends to confirm that the mobility does not follow a unique universal trend. It is also observable in figure 10 where the mobility with respect to the inversion charge is extracted at Eeff= 0.35 MV/cm by adjusting front and back gate voltages. For a given effective field, many values of mobilities can be obtained depending on bias conditions.



Figure 9: n- and p-MOS experimental effective mobility as a function of the effective field sweeping the back bias for three VG values: 1.5V, 2.0V and 2.5V.Measurements at VB=0V with a Vg sweep is also added. Tinv=2.65 nm; Tsi=7.5 nm; T=300K.



Figure 10: n-and p-MOS experimental effective mobility as a function of the inversion charge and extracted at Eeff=0.35MV/cm by sweeping front and back gate voltages.

#### C. Influence of the IL EOT

The mobility variation with the effective field for two structures with two different IL EOT is shown on figure 11. A significant degradation of the mobility can be observed compared to Takagi measurements and can be attributed to the presence of the high-k oxide. The degradation of the mobility in presence of high-k oxide has been observed and studied by many authors. This degradation is attributed to scattering mechanisms such as remote Coulomb [6,7,26,27], remote phonon [28] or remote surface roughness scattering [29].

In figure 12, we extended our study to Tinv varying from 1.4 to 4.0nm (variation of the IL EOT) and for nand p-MOS. The IL EOT scaling induces strong mobility degradations. Two tendencies for the degradation can be observed (figure 13). The first one, for IL EOT> 1 nm, the mobility degradation can be well captured by simulations (figure 21) and is attributed to remote Coulomb scattering. The second one, for IL EOT<1 nm, the degradation is attributed to another scattering mechanism. Remote phonon and high-k/SiO2 interface roughness can be suspected to be responsible for the mobility degradation. In this paper simulations targeted to reproduce devices with IL EOT > 1nm and remote phonon or remote surface roughness will not be investigated.



Figure 11: n-MOS Measured effective mobility as a function of the effective field for two structures with different IL EOT: a) Tinv=1.4 nm b) Tinv=4 nm. Dashed lines are Takagi measurements.



Figure 12: n- and p-MOS measured effective mobility as a function of the inversion charge for structures with various IL EOT: Tinv ranging from 1.4 to 4.0 nm.



Figure 13: Effective mobility as a function of the IL EOT measured in UTBB-devices and published data compiled in [].

#### IV. SOLVER COMPARISON

### A. Mobility extraction: Discussion about the Matthiessen rule.

In Monte Carlo and NEGF simulations, the surface roughness or remote Coulomb-limited mobility cannot be extracted directly by turning off the phonon scattering mechanisms. An "effective" mobility  $\mu_M$ , based on the Matthiessen rule is defined and used for the comparison between the different solvers:

$$\mu_M^{-1} = \mu_{A+PH}^{-1} - \mu_{PH}^{-1}$$
 Eq.5

A is the considered scattering mechanism: Surface Roughness Scattering or Remote Coulomb scattering in this paper. The validity of the Matthiessen rule has been recently questioned and quantitative errors have been evaluated using the following expression [30,31]:

$$E = \frac{\mu_M - \mu_A}{\mu_A} \qquad \text{Eq.6}$$

With  $\mu_A$  the mobility for mechanism A directly calculated using KG simulations.

An error ranging from -20 to -12% is observed (figure 14) when extracting the surface roughness-limited mobility using the Matthiessen rule. This is consistent with simulations in [30]. Concerning Remote Coulomb scattering, the error can reach -80% so it is therefore important, for the solvers comparison, to use the same method to extract the mobility.



Figure 14: Error E produced by the extraction of mobility components (Surface roughness and remote Coulomb scattering) using the Matthiessen rule.

#### B. Results

Advanced solvers comparison has been done for electrons using a purely parabolic band structure with a Si/SiO<sub>2</sub> barrier of 3.15 eV and an oxide effective mass of 0.5m0. The gate stack of the device is made of 2 nm of HfO<sub>2</sub> ( $\epsilon = 22$ ) on top of 2 nm of SiO<sub>2</sub> ( $\epsilon = 3.9$ ). The silicon channel thickness varies from 2 nm to 10 nm and the BOX thickness is 25 nm.

Parameters of [32] have been used for phonon scattering. The phonon-limited mobility with respect to the channel thickness is shown in figure 15 and all solvers are in excellent agreement.

The comparison for the surface roughness scattering use an exponential autocorrelation with  $\Delta$ =0.47 nm and  $\Lambda$ =1.3 nm. Figure 15 shows the good agreement between surface roughness-limited mobilities obtained with semi-classical methods (KG) but they clearly overestimate the mobility simulated using TB\_SIM. This is further pointed out in figure 16, which shows the SR-mobility as a function of the channel thickness T<sub>SI</sub>. The discrepancy between semi-classical methods and NEGF is more important at low  $T_{SI}$  (below 5 nm). The validation on experimental data will be done by using higher surface roughness parameters ( $\Delta$  and  $\Lambda$ ) for KG solvers than for NEGF.

Figure 18 shows that the surface roughness limitedmobility calculated using Gamiz approach and results obtained using the usual Prange-Nee-based approach are in good agreement. Jin's results [14], accounting for carrier density fluctuations and image charge effects are also added on figure 17. The introduction of these terms and the comparison to NEGF simulations need to be investigated.



Figure 15: Phonon-limited electron mobility in FDSOI devices as a function of the silicon channel thickness. Phonon parameters from [] are used.



Figure 16: Effective Surface roughness-limited electron mobility in FDSOI devices as a function of the silicon channel thickness. Exponential SR autocorrelation with  $\Delta$ =0.47 nm and  $\Lambda$ =1.3 nm.



Figure 17: Surface roughness-limited electron mobility as a function of the effective field. Comparison between the Gamiz numerical approach and Jin's results accounting for carrier density fluctuations and image charge effects or neglecting them.

RC-limited mobility obtained with semi-classical methods compare well with NEGF. A low discrepancy is observed and the error is lower when the remote Coulomb scattering mechanism is dominant (with respect to phonon). This error can be due to the use of the Matthiessen rule (in the KG approach) when calculating the total momentum relaxation by adding the relaxation time of each mechanism. A.Paussa [33] demonstrated a new solution to solve the exact solution of the linearized Botlzmann transport equation (BTE).



Figure 18: Effective Remote Coulomb-limited electron mobility in FDSOI devices as a function of the inversion charge and for various IL EOT.

Note also that our simulations indicate lower mobility degradations compared to simulations in [barraud casteran].

#### V. VALIDATION ON EXPERIMENTAL DATA

TCAD remote Coulomb-limited mobility model (Eq. 3) has first been calibrated on advanced solvers (KG).

Figure 19 shows the variation of the remote Coulomb scattering with respect to the inversion charge for various charge concentrations (figure 19a) and for various IL EOT (figure 19b). The empirical model implemented in Sdevice reproduces well the mobility determined with KG solvers. Remote Coulomb-limited mobility calibration has also been investigated and calibrated for pMOS in figure 20.

The total mobility for nMOS is then simulated using Sdevice and KG solvers varying the IL EOT (figure 21). A charge concentration of 3e13 cm<sup>-2</sup> at high-k/SiO2 IL is used to fit experimental data. Excellent agreement for IL EOT>1 nm is found between simulations and experimental data for n- and p-MOS. The mobility degradation is due to remote Coulomb scattering and is well captured by simulations.



Figure 19: nMOS effective Remote Coulomb-limited electron mobility in FDSOI devices as a function of the inversion charge and for various charge concentration.



Figure 20: pMOS effective Remote Coulomb-limited electron mobility in FDSOI devices as a function of the inversion charge and for various charge concentration.

Figure 22 is the variation of the mobility with the temperature for various effective fields and for n- and p-MOS. The mobility degradation (due to the increase of phonon scattering) with increasing temperature is well reproduced by simulations.

Figure 23 is a comparison of the simulated mobility as a function of the inversion density varying Tinv (figure 23a) and the temperature for nMOS (figure 23b). The fit has also been done for pMOS in figure 24. Excellent agreements between simulations and experiments are found. Tables 1 and 2 are the simulations parameters for KG solvers and Sdevice respectively.



Figure 21: n- and p-MOS mobility extracted at Eeff=0.35MV/cm as a function of the IL EOT for various temperatures: 233, 300 and 450K.Comparison between TCAD, KG solvers and experiments.



Figure 22: n- and p-MOS mobility as a function of the temperature for various effective fields: 0.35 and 1MV/cm. Comparison between TCAD, KG solvers and experiments. Tinv=2.65 nm; Tsi=7.5 nm; T=300K.



Figure 23: n-MOS mobility as a function of the inversion charge for structures with various IL EOT (fig 23a) and for various temperature (fig23b). Comparison between Sdevice KG solvers and experiments.



Figure 24: pMOS mobility as a function of the inversion charge for structures with various IL EOT. Comparison between Sdevice KG solvers and experiments.

|          | Band structure              | phonon           | Surface roughness                                         | Remote Coulomb                |
|----------|-----------------------------|------------------|-----------------------------------------------------------|-------------------------------|
| Electron | parabolic band              | Parameters of [] | Exponential Autocorrelation                               | Tensorial Lindhard screening. |
|          | structure                   |                  | $\Delta = 0.62 \text{ nm and } \Lambda = 1.0 \text{ nm}.$ | Charge density at high-k/IL   |
|          |                             |                  | Scalar Lindhard screening.                                | interface: 3e13 cm-2.         |
| Hole     | Hole six-bands k.p<br>model | Parameters of [] | Exponential Autocorrelation                               | Tensorial Lindhard screening. |
|          |                             |                  | $\Delta = 0.62 \text{ nm and } \Lambda = 1.0 \text{ nm}.$ | Charge density at high-k/IL   |
|          |                             |                  | Scalar Lindhard screening.                                | interface: 3e13 cm-2.         |

|          | Phonon (Eq.1)               | Surface roughness (Eq.2)                            | Remote Coulomb (Eq.3) |
|----------|-----------------------------|-----------------------------------------------------|-----------------------|
| Electron | Default<br>Parameters. [10] | $A^* = 2$<br>$\delta = 1.6e18$<br>$\eta = 1e50$     |                       |
| Hole     | Default<br>Parameters. [10] | $A^* = 2$<br>$\delta = 4.10e15$<br>$\eta = 5.82e31$ |                       |

| Table 1: Simulations | parameters for | KG solvers to | fit | experimental | data |
|----------------------|----------------|---------------|-----|--------------|------|
|----------------------|----------------|---------------|-----|--------------|------|

Table 2: Simulations parameters for Sdevice to fit experimental data

#### VI. CONCLUSIONS

We extracted the mobility of n-type and p-type UTBB-FDSOI devices ( $T_{SI}$ =7nm and  $T_{BOX}$ =25 nm) using split CV method. We demonstrated a significant mobility enhancement of nearly 45% for NMOS and 60% for PMOS (at Ninv = 1e13cm<sup>-2</sup>) in the forward regime (VB>0V for NMOS and VB<0V for PMOS).The displacement of the inversion charge centroid from the front to the back interface is responsible for the reduction of surface roughness and remote Coulomb scattering mechanisms. A smoother back interface can also explain the enhancement of the mobility. We also demonstrated that the mobility does not follow a universal trend. Indeed, for a given effective field, many values of mobility can be obtained depending on bias conditions (front and back interface) The comparison of mobilities extracted using semiclassical solvers to NEGF results showed good correlations for phonon and remote Coulomb-limited mobility. However, semi-classical solvers clearly overestimate surface roughness-limited mobility compared to NEGF.

Finally, TCAD Sdevice mobility models have been calibrated to reproduce experimental data. The Multiscale analyses (from quantum NEGF simulations to empirical models in TCAD) reproduced well the split-CV mobility.

#### References

 Fenouillet-Beranger, C., et al. "Fully-depleted SOI technology using high-k and single-metal gate for 32 nm node LSTP applications featuring 0.179 μm 2 6T-SRAM bitcell." *Electron Devices Meeting*, 2007. *IEDM* 2007. *IEEE International*. IEEE, 2007.

- [2] Fenouillet-Beranger, C., et al. "FDSOI devices with thin BOX and ground plane integration for 32nm node and below." *Solid-State Electronics* 53.7 (2009): 730-734.
- [3] Planes, N., et al. "28nm FDSOI technology platform for highspeed low-voltage digital applications." VLSI Technology (VLSIT), 2012 Symposium on. IEEE, 2012.
- [4] www.itrs.net: International Techonology Roadmap for Semiconductors
- [5] Ragnarsson, L-A., et al. "On the origin of the mobility reduction in bulk-Si, UTBOX-FDSOI and SiGe devices with ultrathin-EOT dielectrics." VLSI Technology, Systems and Applications (VLSI-TSA), 2011 International Symposium on. IEEE, 2011.
- [6] Esseni, David, and Antonio Abramo. "Modeling of electron mobility degradation by remote Coulomb scattering in ultrathin oxide MOSFETs." *Electron Devices, IEEE Transactions on* 50.7 (2003): 1665-1674.
- [7] Ragnarsson, L. A., et al. "The impact of sub monolayers of HfO2 on the device performance of high-k based transistors." 2003 ieee International Electron Devices Meeting, Technical Digest. 2003.
- [8] Cassé, Mikaël, et al. "Carrier transport in HfO< sub> 2</sub>/metal gate MOSFETs: physical insight into critical parameters." *Electron Devices, IEEE Transactions on* 53.4 (2006): 759-768.
- UTOX regroups a series of k.p-Schrodinger-based tools including a KG solver. D. Garetto et al., Proc. Nanotech Conference (2010)
- [10] http://www.synopsys.com/Tools/TCAD/
- [11] D. Esseni, et al., « Nanoscale MOS Transistors: Semi-Classical Transport and Applications », Cambridge Univ. Press (2011).
- [12] Rideau, D., et al. "Mobility in FDSOI Devices: Monte Carlo and Kubo Greenwood Approaches Compared to NEGF Simulations."
- [13] Esseni, David. "On the modeling of surface roughness limited mobility in SOI MOSFETs and its correlation to the transistor effective field." *Electron Devices, IEEE Transactions on* 51.3 (2004): 394-401.
- [14] Jin, Seonghoon, Massimo V. Fischetti, and Ting-Wei Tang. "Modeling of surface-roughness scattering in ultrathin-body SOI MOSFETs." *Electron Devices, IEEE Transactions on* 54.9 (2007): 2191-2203.
- [15] Gamiz, F., et al. "Role of surface-roughness scattering in double gate silicon-on-insulator inversion layers." *Journal of Applied Physics* 89.3 (2001): 1764-1770.
- [16] http://inac.cea.fr/L\_Sim/TB\_Sim/
- [17] Silvestri, Luca, et al. "A low-field mobility model for bulk, ultrathin body SOI and double-gate n-MOSFETs with different surface and channel orientations—Part I: Fundamental principles." *Electron Devices, IEEE Transactions on* 57.7 (2010): 1567-1574.

- [18] Silvestri, Luca, et al. "A Low-Field Mobility Model for Bulk, Ultrathin Body SOI and Double-Gate n-MOSFETs With Different Surface and Channel Orientations—Part II: Ultrathin Silicon Films." *Electron Devices, IEEE Transactions on* 57.7 (2010): 1575-1582.
- [19] Cassé
- [20] Esseni, David, and Enrico Sangiorgi. "Low field electron mobility in ultra-thin SOI MOSFETs: experimental characterization and theoretical investigation." *Solid-State Electronics* 48.6 (2004): 927-936.
- [21] Ernst, Thomas, et al. "Ultimately thin double-gate SOI MOSFETs." *Electron Devices, IEEE Transactions on* 50.3 (2003): 830-838.
- [22] Cristoloveanu, Sorin, Noel Rodriguez, and Francisco Gamiz. "Why the universal mobility is not." *Electron Devices, IEEE Transactions on* 57.6 (2010): 1327-1333.
- [23] Ohata, A., et al. "Impact of back-gate biasing on effective field and mobility in ultrathin silicon-on-insulator metal-oxidesemiconductor field-effect-transistors." *Journal of Applied Physics* 113.14 (2013): 144514-144514.
- [24] Taka
- [25] Clerc, Raphael. Not published.
- [26] Barraud, Sylvain, Olivier Bonno, and Mikaël Cassé. "The influence of Coulomb centers located in HfO/SiO gate stacks on the effective electron mobility." *Journal of Applied Physics* 104 (2008): 073725.
- [27] Casterman, D., and M. M. De Souza. "Evaluation of the Coulomb-limited mobility in high-κ dielectric metal oxide semiconductor field effect transistors." *Journal of Applied Physics* 107.6 (2010): 063706-063706.
- [28] Toniutti/rem ph
- [29] Gamiz, F., and J. B. Roldan. "Scattering of electrons in silicon inversion layers by remote surface roughness." *Journal of applied physics* 94.1 (2003): 392-399.
- [30] Esseni, David, and Francesco Driussi. "A quantitative error analysis of the mobility extraction according to the Matthiessen rule in advanced MOS transistors." *Electron Devices, IEEE Transactions on* 58.8 (2011): 2415-2422.
- [31] Chen, M-J., W-H. Lee, and Y-H. Huang. "Error-Free Matthiessen's Rule in the MOSFET Universal Mobility Region." (2013): 1-6.
- [32] Param phonon
- [33] Paussa, A., and D. Esseni. "An exact solution of the linearized Boltzmann transport equation and its application to mobility calculations in graphene bilayers." *Journal of Applied Physics* 113 (2013): 093702.