Physical Design Exploration of 3D Tree-based FPGA Architecture - Archive ouverte HAL
Communication Dans Un Congrès Année : 2013

Physical Design Exploration of 3D Tree-based FPGA Architecture

Résumé

An innovative 3D physical design exploration methodology for Tree-based FPGA architecture is presented in this paper. In a Tree-based FPGA architecture, the interconnects are arranged in a multidimensional network with the logic unites and switch blocks placed at different levels, using a Butterfly-Fat Tree network topology. A 3D physical design exploration methodology leverage on Through Silicon Via (TSVs) using a horizontal break-point to distribute the Tree-based interconnect netwrok into multiple stacked active silicon layers proposed in this paper.

Mots clés

Domaines

Electronique
Fichier principal
Vignette du fichier
glsvlsi41-Pangracious.pdf (274.97 Ko) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00873292 , version 1 (15-10-2013)

Identifiants

Citer

Vinod Pangracious, Emna Amouri, Habib Mehrez, Zied Marrakchi. Physical Design Exploration of 3D Tree-based FPGA Architecture. GLSVLSI'13 - The 23rd ACM international conference on Great lakes symposium on VLSI, May 2013, Paris, France. pp.335-336, ⟨10.1145/2483028.2483130⟩. ⟨hal-00873292⟩
168 Consultations
345 Téléchargements

Altmetric

Partager

More