

# **Schottky barrier height reduction using strained silicon-on-insulator and dopant segregation**

F. Ravaux, Emmanuel Dubois, Z.K. Chen

## **To cite this version:**

 $10.1016/j.$ mee.2012.05.045 $\ldots$ hal-00790413

F. Ravaux, Emmanuel Dubois, Z.K. Chen. Schottky barrier height reduction using strained silicon-on-insulator and dopant segregation. Microelectronic Engineering, 2012, 98, pp.391-394.

# **HAL Id: hal-00790413 <https://hal.science/hal-00790413>**

Submitted on 16 Sep 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Schottky Barrier Height reduction using strained silicon-on-insulator and dopant segregation

### Florent Ravaux<sup>\*</sup>, Emmanuel Dubois, Zhenkun Chen

IEMN/UMR CNRS 8520, Avenue Poincaré, BP 60069, 59652 Villeneuve d'Ascq, France

Keywords: Schottky Barrier Strained silicon-on-insulator (sSOI) Dopant segregation (DS)

#### ABSTRACT

Schottky Barrier Height (SBH) lowering at the source/drain contacts appears as an inescapable requirement for CMOS downscaling in the sub-20 nm regime that legitimates metallic source/drain technology as a relevant solution. For that sake, we have developed a test structure which enables the extraction of the effective SBH by the combination of experimental data to a transport model taking into account thermionic and tunnel emission. In this study, we demonstrate the compatibility and the cumulative effects of two SBH lowering techniques: dopant segregation integration and wafer-based biaxial tensile strain.

### 1. Introduction

Schottky Barrier contacts have been identified as a potential candidate in replacement to the conventional ohmic source/drain (S/D) module. The evolutionary purpose is the replacement of the conventional resistance components by a metallic layer, which decreases the series resistance needed for increased speed and current drive capabilities. Many substantial advantages are associated to this technology: (i) less critical interplay between S/D doping and silicidation, (ii) low sheet resistance of metal alloy and (iii) relatively abrupt junction profile due to the absence of dopant spreading [1]. However, this technology is also subject to some weaknesses as the strong dependence of the specific contact resistance with the SBH and the need for two different silicides for contacting regions with both polarity types. In brief, the viability of this technology is strongly correlated to the SBH which is difficult to lower because of the Fermi level pinning. Several approaches for mitigating the pinning effect have been explored but band structure engineering appears to be the most promising. This method consists in modifying the energy difference between one of the silicon band-edge and the silicide Fermi level. The energy shift can be induced locally by dopant segregation (DS) at the silicon/silicide interface and more judiciously by the introduction of strain in silicon which is known to break degeneracy at the conduction and valence band minima. In that context, the objective of the present study is to assess the impact of the two aforementioned SBH lowering methods. For that sake, a test structure composed of two back-to-back diodes is proposed to characterize platinum silicide SBH on strained and unstrained substrates. As platinum silicide is known to have a high work function, leading to a low Schottky barrier to hole, its integration is convenient for the study of valence sub-bands evolution. Moreover, the compatibility of tensile strain application with boron dopant segregation (B-DS) is analyzed to determine whether the two advantageous contributions are cumulative. However, p-type B-DS does not give access to conduction sub-bands evolution with respect to tensile strain application. For that reason, arsenic dopant segregation (As-DS) is also used to tune the SBH in order to convert platinum silicide into n-type contacts and give access to the desired information.

#### 2. Schottky Barrier lowering techniques

Strain is commonly known to enhance carrier mobility because of its impact on the effective mass and on scattering mechanisms. Another effect associated to strain application is to break degeneracy between the light and heavy hold sub-bands and at conduction band minimum, as well. Sub-bands degeneracy can be explained by the alteration of the semiconductor crystal symmetry [2] that, in turn, induces band splitting. As the SBH is related to the position of the metal Fermi level with respect to the closest silicon band edge, its value is also expected to be altered by strain application. However, strain-induced sub-bands variation is dependent on strain type, i.e. compressive or tensile, direction and intensity. The two main approaches that induce strain in the transistor channel, i.e. process induced strain and wafer-based global strain, can be distinguished by their integration complexity, costs and type. Wafer-based biaxial tensile strain is obtained by silicon epitaxial growth onto a relaxed SiGe buffer layer previously grown on a silicon substrate. The main effect of strain is to shift the  $\Delta_2$  and  $\Delta_4$ bands differently (downward and upward respectively) and thus <http://dx.doi.org/10.1016/j.mee.2012.05.045> change the energy splitting between them. The valence sub-band

set, i.e. heavy hole (HH), light hole (LH) and Split off (SO) valence sub-bands, follows a similar behavior with respect to biaxial tensile strain increase. Degenerated HH and LH valence sub-bands splits up under tensile strain whereas SO sub-band and the average valence position decrease (Fig. 1). As a conclusion, strained-induced silicon sub-band splitting is a relevant technique for SBH lowering. In order to further reduce contact resistivity at the silicide/silicon interface, the DS approach provides an additional leverage to modulate the SBH. This concept consists in introducing acceptor (or donor) type species near the valence band (or conduction band) [3]. The introduction of a highly localized dopant sheet at the vicinity of the silicide/silicon interface results in the formation of an interface dipole that modifies the shape of the band structure. For instance, boron dopant segregation (B-DS) results in the substitution of Si atoms by B atoms at the vicinity of the PtSi/silicon interface (Fig. 2a). As B atoms are expected to be ionized and negatively charged, a charge transfer takes place, leading to the rise of a positively charged layer on the metallic side and the creation of a dipole directed from the silicon to the silicide [4]. The induced band bending only slightly lowers the SBH but mainly reduces the barrier width. The mechanism behind contact resistance reduction is therefore associated to enhanced carrier tunneling. From the modeling standpoint, enhanced injection can also be viewed as a reduction of the effective SBH. The impact of arsenic dopant segregation (As-DS) is similar except that substitutional As atoms are positively charged. The dipole direction and the band bending are therefore inverted (Fig. 2b). Although a silicide like PtSi that presents a large SBH to electrons is theoretically not attractive for n-type contacts, its association to As segregation proves to be very efficient to render PtSi compatible with 0.1– 0.2 eV effective SBH to electrons.

#### 3. Experimental procedures

The objective of this section is to quantify the SBH reduction under well controlled conditions to unambiguously identify contributions associated to each technique, namely, DS or strain application. For that sake, back-to-back test structures especially well suited to SBH measurements [5] on ultra-thin film have been implemented on tensile strained SOI (sSOI). Dopant segregation was introduced in the so-called ITS (Implant-to-Silicide) flavor making use of p-type (B) and n-type (As) impurities [6]. An additional unstrained SOI was also processed and measured for a comparison purpose. In our experiments, we used unstrained (1 0 0) SOI wafer with a 18 nm thick p-type Si layer and (1 00) sSOI wafers



**Fig. 1.** Variation of silicon sub-band energies and  $E_{\text{CNL}}$  of a Si/Si $_{1-X}$ Ge<sub>X</sub> heterostructure as a function of Ge fraction x.  $E_{C,ave}$  is the average level of the conduction band.  $E_{V,ave}$  is average level of the valence band.



Fig. 2. Schematic representation of silicon bands at the vicinity of a PtSi/Si interface on a lightly p-doped substrate with: B-DS (a) and As-DS (b).

with two stress levels. The strained Si layer seats directly on the buried oxide and the strain level corresponds to  $Si_{1-x}Ge_{X}$  buffer layers with a Ge fraction of  $x = 0.2$  and 0.4 and a 13 and 9 nm thick silicon on insulator layer respectively. The dedicated test structures consisted in 1000  $\times$  1000  $\mu$ m<sup>2</sup> square-shaped silicided contacts separated by a 500 nm gap of silicon to produce back-toback junctions. The active zone of the back-to-back diodes was structured by e-beam lithography using PMMA positive resist and  $SF<sub>6</sub>/N<sub>2</sub>$  RIE etching step, creating a trench down to the buried oxide. A protecting layer of 300 nm was defined with a negative tone resist HSQ, densified by rapid thermal annealing. The  $0.5 \times 1000 \mu m^2$  silicon channel region is therefore protected from the silicidation process. Prior to the deposition of a 6 nm thick Pt overlayer, substrates were dipped into HF 1% and subjected to a slight Ar<sup>+</sup> plasma etch at 150 eV to remove residual oxide. The wafers were subsequently transferred to a RTA system and the formation of PtSi was thermally activated in forming gas  $(N_2:H_2 - 95:5)$ for 2 min at 500 $\degree$ C. Unreacted Pt was selectively removed using a sacrificial germanidation technique [7]. B-DS and As-DS were implemented on each of the three substrate types. Boron and Arsenic atoms were implanted without tilt at 17 and 15 keV, respectively, and a common dose of  $10^{15}$  atoms/cm<sup>2</sup>. The post-silicidation thermal anneal was conducted at  $600 °C$  for 5 min in forming gas. These doping steps were performed directly into PtSi after the selective etch of Pt over PtSi (ITS scheme [6]). In summary,



Fig. 3. Aerial (a) and cross section (b) SEM view of back-to-back diodes on SOI substrate. Schematic process flow (c) of its integration.



Fig. 4. (a) Experimental I–V–T @ V<sub>BG</sub> = 0 V of back-to-back Schottky diode using PtSi silicide on an unstrained SOI substrate. (b) Experimental and calculated Arrhenius plot of unstrained SOI, sSOI 20% Ge and sSOI 40% Ge w/o DS @  $V_{BG} = 0$  V and V = 1 V.

 $0.0^{\circ}$ 

Table 1 Summary of SBH extracted from experimental data (meV).

|                | No DS $\varphi_{b,p}$ | B ITS DS $\varphi_{\rm{hn}}$ | As ITS DS $\varphi_{\rm{bn}}$ |
|----------------|-----------------------|------------------------------|-------------------------------|
| Unstrained SOI | 250                   | 125                          | 270                           |
| sSOI 20% Ge    | 210                   | 115                          | 220                           |
| sSOI 40% Ge    | 183                   | 105                          | 160                           |
|                |                       |                              |                               |

back-to-back diodes were processed on unstrained and strained SOI (20% and 40% Ge fractions) with dopant segregation of pand n-type (Fig. 3). The Schottky Barrier Heights were determined using a methodology combining experimental data and transport modeling [8]. Measured data consist in I–V curves measured at different temperatures from 300 to 150 K by step of 10 K. For each measurement, the backside substrate contact is used as a gate structure, which is biased from 0 to ±50 V by step of 5 V. Arrhenius plots ( $I/T<sup>2</sup>$  vs. 1000/T) are then extracted from these measurements (Fig. 4).

#### 1.01  $0.11$ This Work Barrier Height to Electrons (eV (eV) n a·  $0.21$  $0.3<sup>′</sup>$  $0.8^{\circ}$ Holes  $0.4^{\circ}$  $0.7$ 효  $0.5^{\circ}$ 틍 0.51  $0.61$ 可<br>工  $0.7$ Barrier  $0.8^{\circ}$ ě 20% Ge  $1S1 + 40%$ Ge 0.21  $0.9^{\circ}$ 40% n 11  $1.0<sup>′</sup>$ ij. Un ni  $[14]$ [10]11]12]11]10]  $[13]$ [9] [9]

Fig. 5. Summary of SBHs extracted from this work and for other silicides [9-14].

### 4. Results and discussion

Table 1 presents SBH results extracted from devices previously described. These results show an obvious increase/decrease of the valence/conduction band which is in correlation with simulated band structures for Si/Si $_{1-\mathsf{x}}$ Ge $_\mathsf{X}$  heterostructures. The reduction of the Schottky barrier to holes associated to strained silicon is 40 and 67 meV for strain introduced by SiGe buffer layers with 20% and 40% Ge content, respectively. This effect can be explained by the degeneracy break of the LH and HH valence sub-bands induced by the application of a gradual strain in the substrate plane. The impact of B-DS is different whether strain is introduced or not. Considering the unstrained case, SBH lowering induced by B-DS is equal to 125 meV. This result obviously shows that the thin p-dopant layer increases hole injection by activating tunneling through the junction. In the case of strained SOI, an additional SBH reduction associated to DS superimposes to the initial barrier lowering introduced by strain. This additional decrease amounts to 95 meV and 78 meV for sSOI with 20% Ge and 40% Ge content, respectively. This results in a cumulative reduction of the SBH to holes of 135 and 145 meV, respectively, with respect to the unstrained case. As previously discussed, DS of n-type dopants makes the extraction of effective  $\varphi_{b,n}$  possible on unstrained and strained SOI. Therefore, SBHs extraction of As-DS samples represents the evolution of the conduction band minima as a function of strain. The stress related to the degeneracy break of the  $\Delta_2$  conduction valleys results in a barrier reduction of 50 and 110 meV for the 20% and 40% Ge content cases, respectively. However, the efficiency of As-DS as a function of strain increase is not assessable because  $\varphi_{b,n}$  extraction on devices without DS cannot be measured as far as platinum silicide is used. Table I summarizes results extracted from experimental data and Fig. 5 compare them to other silicides.

### 5. Conclusion

This study was designed to determine whether the SBH is effectively further reduced when strain application is coupled to a DS technique. The results extracted from experiments suggest that these two techniques are efficient to lower the SBH on sSOI. In other words, the present work confirms that DS and strain applied from the substrate have cumulative effects. It is here confirmed that ITS-based arsenic and boron DS enables both p- and n-type as far as PtSi is concerned. Both  $\varphi_{b,n}$  and  $\varphi_{b,p}$  reduction are clearly related to the degeneracy break of the valence and conduction bands. This trend is in agreement with modeling results shown in Fig. 1. Nonetheless, even if the benefit is minor for boron-based DS, no degradation of current injection is observed.

### References

[1] D. Connelly, C. Faulkner, D.E. Grupp, IEEE Electron Device Lett. 24 (2003) 411– 413.

- [2] A. Yagishita, T.-J. King, J. Bokor, Jpn. J. Appl. Phys 43 (2004) 1713–1716.
- [3] C. Urban, Q.-T. Zhao, C. Sandow, M. Muller, U. Breuer, S. Mantl, Proc. 9th Int. Conf. ULIS, 2008, pp. 151–154.
- [4] T. Yamauchi, A. Kinoshita, Y. Tsuchiya, J. Koga, K. Kato, IEDM Tech. Dig. (2006)  $1 - 4$
- [5] N. Breil, A. Halimaoui, E. Dubois, E. Lampin, G. Larrieu, L. Godet, G. Papasouliotis, T. Skotnicki, MRS Proceedings vol. 1070, 2008. [6] G. Larrieu, E. Dubois, R. Valentin, N. Breil, F. Danneville, G. Dambrine, J.P.
- Raskin, J.C. Pesant, IEDM Tech. Dig. (2007) 147–150.
- [7] N. Breil, E. Dubois, A. Halimaoui, A. Pouydebasque, A. Laszcz, J. Ratajcak, G. Larrieu, T. Skotnicki, IEEE Electron Device Lett. 29 (2008) 152–154.
- [8] E. Dubois, G. Larrieu, J. Appl. Phys. 96 (2004) 729.
- [9] S. Zhu, J. Chen, M.-F. Li, S.J. Lee, J. Singh, C.X. Zhu, A. Du, C.H. Tung, A. Chin, D.L. Kwong, IEEE Electron Device Lett. 25 (2004) 565–567.
- 
- [10] S. Sze, Physics of Semiconductor Devices, 2nd ed., Wiley, New York, 1981. [11] M. Liehr, P.E. Schmid, F.K. LeGoues, P.S. Ho, Phys. Rev. Lett. 54 (1985) 2139– 2142.
- 
- [12] P.S. Ho, J. Vac. Sci. Technol. A 1 (1983) 745–757. [13] G. Ottaviani, K.N. Tu, J.W. Mayer, Phys. Rev. B 24 (1981) 3354–3359.
- [14] S.P. Murarka, J. Vac. Sci. Technol. 17 (1980) 775–792.