

# Low-frequency noise in Schottky-barrier-based nanoscale field-effect transistors

N. Clement, G. Larrieu, Emmanuel Dubois

# ▶ To cite this version:

N. Clement, G. Larrieu, Emmanuel Dubois. Low-frequency noise in Schottky-barrier-based nanoscale field-effect transistors. IEEE Transactions on Electron Devices, 2012, 59 (1), pp.180-187. 10.1109/TED.2011.2169676 . hal-00787365

# HAL Id: hal-00787365 https://hal.science/hal-00787365v1

Submitted on 12 Sep 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Low-Frequency Noise in Schottky-Barrier-Based Nanoscale Field-Effect Transistors

Nicolas Clément, Guilhem Larrieu, and Emmanuel Dubois

Abstract—Investigation of low-frequency noise in nanoscale Schottky-barrier (SB)-based field-effect transistors (SB-FETs) is of prime importance due to its large amplitude in emerging bottom-up devices. In addition, noise can give additional information on charge transport mechanisms. In this paper, we study the 1/fnoise in nanoscale silicon-on-insulator SB-FETs. An unexpected feature is the clear contribution of the SB to the noise even if the barrier height is lower than 100 meV. Barrier modulation techniques such as dopant segregation are used to tune the barrier height. We propose a generic formulation for low-frequency noise that is applicable to any diffusive SB-FETs.

*Index Terms*—Low-frequency noise, nanodevices, Schottky barriers (SBs), silicon-on-insulator (SOI).

# I. INTRODUCTION

MONG THE MAIN difficulties to overcome toward decananometer metal-oxide-semiconductor (MOS) fieldeffect transistor (FET) (MOSFET) technologies, many challenges concentrate on source/drain (S/D) regions. As mentioned in the Emerging Research Materials section of the 2009 International Technology Roadmap for Semiconductors [1], when devices approach the nanometer scale, electrical contacts may need to be formed without degenerately doping the semiconductor contacts. This challenging problem has reactivated a considerable interest on low Schottky barriers (SBs) for the formation of reliable contacts to semiconductor nanowires and extremely thin bodies [1]. In that context, SB-based FETs (SB-FETs) constitute a seducing approach because of the significant process simplification (no ion-implantation strategy and high-temperature activation) [2]. Beyond the sole consideration of MOS device downscaling, most of emerging bottom-up devices that have been identified as potential "beyond CMOS" solutions, including carbon nanotubes [3], [4], graphene sheets [5], and semiconductor-nanowire-based transistors [6], belong to the family of SB-FETs. Because of the renewed interest in

N. Clément and E. Dubois are with the Institute for Electronics, Microelectronics and Nanotechnology (IEMN), Centre National de la Recherche Scientifique, 59652 Villeneuve d'Ascq, France

G. Larrieu is with the Laboratory for Analysis and Architecture of Systems (LAAS), Centre National de la Recherche Scientifique, Université de Toulouse, 31077 Toulouse, France



Fig. 1. (a) Scanning electron microscope image of an SOI SB-FET used in this study. The gate length  $L_g$  is tuned from 30 nm to 1  $\mu$ m. A zoom centered on the gate shows the tungsten gate separated to the PtSi S/D contact by slim silicon nitride spacers. (b) Cut view of the transistor. The SBs are located at the transition between the metallic S/D and the thin Si film. (c) Schematic energy band diagram for an n-type SB-FET in the subthreshold and "on" regimes.  $\phi$  is the SB height;  $V_d$  is the drain voltage. The source is grounded. (d) Schematic view of the Schottky junction test structure.

Schottky S/D technology, deep understanding of electron/hole transport at the Schottky junction in a transistor configuration becomes of prime importance. In this paper, we demonstrate that the analysis of low-frequency noise in silicon-on-insulator (SOI)-based SB diodes and SB MOSFETs unveils new insights in physical mechanisms related to electronic transport through SBs. In addition, low-frequency noise in SB Si MOSFETs has barely been studied [7]. For that sake, unmodified and dopant-segregated Schottky junctions that reduce SB height are considered. Although an extra noise contribution comes from the SB, the noise level is comparable to usual MOSFETs at high-enough drain voltage (> 0.2 V). We propose a generic formulation for low-frequency noise that is applicable to any diffusive SB-FETs.

# **II. EXPERIMENTAL SECTION**

# A. Sample Manufacturing

A scanning electron microscope image of an SB MOSFET used in this study is shown in Fig. 1(a), and the related schematic cross-sectional view is shown in Fig. 1(b). The fabricated transistors (n- and p-types) feature a tungsten metal gate with a length  $L_q$  between 30 nm and 1  $\mu$ m and a fixed

TABLE IESTIMATED VALUES OF  $\phi$  (IN MILLIELECTRONVOLTS)FOR THE MEASURED DEVICES

| Symbol                     | N   | Р   |
|----------------------------|-----|-----|
| Pure<br>Schottky           | 860 | 150 |
| With dopant<br>segregation | 80  | 50  |

width  $W_g$  of 6  $\mu$ m. The gate dielectric is a thermally grown 2.3-nm-thick SiO<sub>2</sub> oxide.

The 15-nm-thick lowly doped  $(5 \times 10^{15})$  SOI film is contacted with the metallic PtSi SBs to form the source and drain contacts. SBs based on platinum silicide offer both a low SB on p-type silicon and a high SB on n-type silicon. Barrier engineering using the dopant segregation technique [8], [9] is also implemented to get a reduced SB height using an implant-through-silicide approach where dopants are confined in the silicide layer coupled with a thermal postactivation (600 °C) to segregate the impurities at the silicide/silicon interface. Arsenic- [9] and boron-segregated [8] PtSi contacts have been implemented for n- and p-type contacts, respectively. Detailed description of the fabrication process is reported elsewhere [10].

A typical energy band diagram for an n-type SB-FET in the subthreshold regime and in the ON state is shown in Fig. 1(c). The key parameters are the SB heights to electrons  $(\phi_{\rm bn})$  and to holes  $(\phi_{\rm bp})$  that are complementary over the semiconductor bandgap. The injection of carriers takes place through thermionic and tunneling emissions over and through the barrier, respectively. The experimental protocol used for the barrier height extraction couples experimental data from back-to-back diode structures with a transport model including thermionic emission, tunneling emission, and barrier lowering due to image charge induction [11]. To simplify the notation,  $\phi$  refers to the electron ( $\phi_{\rm bn}$ ) or the hole ( $\phi_{\rm bp}$ ) SBs depending on the n- or p-type doping of the underlying substrate. A schematic view of the Schottky junction test structure is shown in Fig. 1(d). It is composed of two back-to-back diodes separated by a series resistor corresponding to the micrometer gap (~ 5  $\mu$ m) separating the contact edges. By sweeping  $V_d$ from a negative to a positive voltage, the system permanently involves one forward-biased junction while the other operates in reverse mode. The values for  $\phi$  are reported in Table I.

# B. Low-Frequency Noise Measurements

Electrical measurements were performed at room temperature under vacuum ( $< 10^{-5}$  mbar). Drain voltage  $V_d$ , gate voltage  $V_g$ , and back-gate voltage  $V_{bg} = 0$  V were applied with an ultralow-noise dc power supply (Shibasoku PA15A1). The source current was amplified with a DL 1211 current preamplifier supplied with batteries. Random telegraph signal (RTS) data and noise spectra were acquired with an Agilent 35670 dynamic signal analyzer. A detailed protocol for our noise measurements is shown in [12].

#### **III.** LOW-FREQUENCY NOISE MODELS

## A. Equations for 1/f Noise in FETs

The relation known as the Hooge formula was proposed decades ago to describe the 1/f noise in metals and semiconductors [13]

$$\frac{S_I}{I^2} = \frac{\alpha_H}{Nf} \tag{1}$$

where  $S_I$  is the power spectrum current noise, I is the dc current,  $\alpha_H$  is Hooge's empirical parameter, N is the total number of carriers, and f is the frequency.  $\alpha_H$  is often used as a figure of merit to compare devices. In high-quality materials such as epitaxial layers [14],  $\alpha_H$  ranges in the  $[10^{-6}, 10^{-4}]$ interval. In nonoptimized materials, including emerging materials,  $\alpha_H = 2 \times 10^{-3}$  is a representative average figure [15]. Strictly speaking, Hooge's parameter is suitable only in the case of mobility fluctuation of carriers, e.g., noise coming from the scattering of free electrons [16].

Due to interfacial effects with gate oxide, noise in MOSFETs at low frequency is often described by [17]–[19]

$$\frac{S_I}{g_m^2} = \frac{q^2 N_{\rm ot}}{C_g^2 W_g L_g} \frac{1}{f}$$
(2)

where  $g_m$  is the transconductance, q is the elementary charge,  $N_{\rm ot}$  is the oxide trap density,  $C_g$  is the gate capacitance per surface unit, and  $W_g$  and  $L_g$  are the gate width and length, respectively. It is generally interpreted as a superposition of random events of charge trapping and detrapping from defects randomly distributed in the gate oxide near the semiconductor channel (the so-called number-fluctuation theory).

In scaled MOSFETs, the number of electrically active defects is reduced, and the low-frequency noise begins to deviate from the 1/f characteristics [20], [21]. In the ideal case where there is no active trap, the dielectric polarization noise can be observed [21]–[23] with  $S_I$  scaling also with  $g_m^2$ 

$$\frac{S_I}{g_m^2} = \frac{2kTtg\delta}{\pi C_g W_g L_g} \frac{1}{f}$$
(3)

where k is the Boltzmann constant, T is the temperature, and  $tg\delta$  is the dielectric loss tangent. Note that, in (2) and (3), for nanotubes/nanowires, border effects may increase the capacitance [23], and  $W_g$  should be replaced by a precisely evaluated effective width.

SB-FETs correspond to a relatively complex case for noise analysis because of the additional presence of SBs. The role of series resistances to 1/f noise in FETs has been initially mentioned in [24] and becomes of prime importance as transport in the channel becomes ballistic [25]. Surprisingly, 1/f noise in SB MOSFETs has been more studied for emerging materials than for Si SB MOSFETs [7]. In any case, the crucial role of drain voltage has not been pointed out. Here, we derive simple equations for 1/f noise in SB diodes and SB-FETs and interpret the result for SOI-based devices at the light of these equations.

# B. Equation for Low-Frequency Noise in SB Diodes

Starting from the Richardson expression for thermionic emission [26] and considering that noise is related to a voltage fluctuation across the SB as in the case of tunnel barriers [27], we derive the following expression (see the Appendix for more details):

$$\frac{S_I}{I^2} = A\eta^2 \left(\frac{q}{kT}\right)^2 \frac{1}{\left(1 - e^{-q\eta\frac{V_d}{kT}}\right)^2} \frac{1}{f} + (1 - \eta)^2 \frac{\alpha_H}{Nf} \quad (4)$$

where A (in square volts) is a parameter for noise amplitude comparison (see the Appendix).  $\eta = R_{\rm SB}/(R_{\rm SB} + R_C)$ , where  $R_{\rm SB}$  and  $R_C$  are the SB and channel resistances, respectively.  $\eta = 1$  for n-type SB diodes, and  $\eta < 1$  for others, with an exponential increase with  $\phi$ . The first term corresponds to the contribution of the SB to the normalized noise, and the second term corresponds to the contribution of the Si bulk series resistance between diodes (1).

#### C. Equation for Low-Frequency Noise in SB-FETs

The equation for SB-FETs should not differ much from that of an SB diode in series with a resistor

$$\frac{S_I}{I^2} = A\eta^2 \left(\frac{q}{kT}\right)^2 \frac{1}{\left(1 - e^{-q\eta\frac{V_d}{kT}}\right)^2} \frac{1}{f} + (1 - \eta)^2 \frac{S_{\rm Ich}}{I^2} \quad (5)$$

where  $S_{\text{Ich}}$  is the power spectrum noise of the channel in a FET configuration. Depending on devices' dimensions and quality/material, (1)–(3) could be used as the second term. We select (2) which is often the case for small MOSFETs but not small enough to avoid trapping–detrapping noise contribution (3)

$$\frac{S_I}{I^2} = (1-\eta)^2 \frac{g_m^2 q^2 N_{\text{ot}}}{I^2 C_g^2 W_g L_g} \frac{1}{f} + A\eta^2 \left(\frac{q}{kT}\right)^2 \frac{1}{\left(1 - e^{-q\eta \frac{V_d}{kT}}\right)^2} \frac{1}{f}.$$
(6)

If we make the hypothesis that the noise is dominated by the very large channel resistance in the subthreshold regime and by the SB in the linear regime, (6) can be simplified to

$$\frac{S_I}{I^2} = (1 - \eta)^2 \left(\frac{\ln 10}{S}\right)^2 \frac{q^2 N_{\text{ot}}}{C_g^2 W_g L_g} \frac{1}{f} + A\eta^2 \left(\frac{q}{kT}\right)^2 \frac{1}{\left(1 - e^{-q\eta \frac{V_d}{kT}}\right)^2} \frac{1}{f}$$
(7)

where the subthreshold swing  $S = \ln 10 \cdot nkT/q$  with n is a parameter to account for parasitic capacitances.

# **IV. RESULTS**

# A. Low-Frequency Noise in SB Diodes

The typical  $I-V_d$  characteristics are shown in Fig. 2(a). Only n-type SB diodes ( $\phi \approx 800 \text{ meV}$ ) exhibit a clear rectification effect. For the p-type counterpart, the overall conductance of the system remains limited by the silicon series resistance [11], owing to a very low SB height ( $\phi < 150 \text{ meV}$ ). The power spectrum current noise normalized by  $I^2$  for all diode types is shown in Fig. 2(b). Typical 1/f noise is observed for p-type SB without dopant segregation and n-type SB with/without dopant segregation. Conversely, dopant-segregated p-type junctions show a  $1/f^2$  dependence at a very low frequency that is often explained in terms of generation–recombination and trapping noise due to the effect of centers located in the space-charge region of the diode [28]. In this study, centers may be related to fluorine coming from the p-type dopant segregation with BF<sub>2</sub> implantation [29], [30] or from Pt50 and Pt60 donor defects [10]. For n-type SB diodes, a white noise corresponding to full shot noise (2qI) is superimposed to the 1/f noise (further discussed in the Appendix).

Fig. 2(c) shows the normalized noise at 10 Hz for the four types of SB diodes. Considering only the three devices following the 1/f law, reasonable fits are obtained with (4) with a set of parameters detailed in caption. The contribution from the resistor's noise  $\alpha_H/Nf \sim 6 \times 10^{-20}$  Hz<sup>-1</sup>, which is much lower than the measured noise, is estimated considering  $\alpha_H = 3 \times 10^{-3}$ ,  $N = 5 \times 10^{15}$  cm<sup>-3</sup> (doping level of SOI), and f = 10 Hz. Since the contribution from SB noise (first term) is dominant (strong  $V_d$  dependence), we conclude that, even if the resistance is dominated by the silicon substrate [Fig. 2(a)], the noise is coming from the SB. The model proposed in (4) shows a reasonable  $V_d$  and  $\phi$  dependence. Higher noise is observed with higher SB height, and the noise can be reduced by increasing  $V_d$ .

## B. Low-Frequency Noise in SB-FETs

SBs studied above can be inserted at an S/D in a transistor configuration. Due to the very high SB that electrons have to overcome in the case of PtSi-based junctions, n-type transistors feature a very low drive current. Hereafter, only the device that integrates low SB height contacts will be considered. Fig. 3(a) shows an example of static characteristic  $(I_d-V_a)$ for a 90-nm gate length measured on dopant-segregated SB n- and p-type transistors. A set of data representative of the noise characteristics of SB-FETs is shown in Fig. 3(b)-(d). It corresponds to a dopant-segregated n-type transistor with a 90-nm gate length. The power spectrum current noise  $S_I$  is shown in Fig. 3(b) for various  $V_g$ 's ranging from 0.1 to 1.5 V and  $V_d = 1$  mV. Regardless of the  $V_q$  bias, a 1/f dependence is observed. Noise at 10 Hz normalized by dc  $I^2$  and  $g_m^2$  is shown in Fig. 3(c) (the I-V curve in the inset). Above the threshold voltage  $V_{\rm th} \approx 0.7$  V, this figure outlines that  $S_I/g_m^2$  is not constant, revealing that (2) is not appropriate. A reasonable fit is obtained by considering (7). From the subthreshold region, we estimate  $N_{\rm ot} = 7.6 \times 10^{10} \text{ cm}^{-2}$  considering  $C_g \cdot W_g \cdot L_g =$  $8.6 \times 10^{-15}$  F, S = 250 meV, and f = 10 Hz, which is a fairly low density of oxide traps. The second term in (7) is confirmed by the regime above the threshold voltage in Fig. 3(c) and by the exponential noise decay with drain voltage in Fig. 3(d), although the  $I-V_d$  curve is linear. Note that  $S_I/I^2$  would have been constant in Fig. 3(d) [31] using transistor equations with ohmic contacts (1)–(3).



Fig. 2. (a) Current–voltage I-V measurements for the four types of SB diodes with  $\phi$  values reported in Table I. (b) Normalized power spectrum current noise for the four SB diodes. (c) Normalized noise as a function of  $V_d$  for the four types of SB diodes at T = 293 K. The fits are obtained using (4) with  $\eta = 1$  and  $A = 3.2 \times 10^{-7}$  for normal n-type SB diodes,  $\eta = 0.3$  and  $A = 3.2 \times 10^{-7}$  for normal p-type SB diodes,  $\eta = 0.2$  and  $A = 9.5 \times 10^{-8}$  for n-type SB diodes with dopant segregation, and  $\eta = 0.15$  and  $A = 7.9 \times 10^{-7}$  for p-type SB diodes with dopant segregation.  $\alpha_H = 3 \times 10^{-3}$ ,  $N = 5 \times 10^{15}$  cm<sup>-3</sup>, and f = 10 Hz.



Fig. 3. (a)  $I-V_g$  curves for segregated SB-FETs with  $L_g = 90$  nm and  $V_d = 50$  and 600 mV. (b) Power spectrum current noise  $S_I$  for an n-type SB-FET with dopant segregation ( $L_g = 90$  nm and  $W_g = 6 \mu$ m). (c)  $S_I$ , normalized by (black)  $I^2$  and (red)  $g_m^2$ , is plotted as a function of  $V_g$ .  $V_d = 1$  mV. The corresponding  $I-V_g$  curve is shown in the inset. The fit is obtained using (7) with  $\eta$  a fitting parameter ranging from 0 to 0.5 in the subtreshold regime and from 0.5 to 0.7 in the "on" regime.  $A = 3.8 \times 10^{-6}$ . The dashed line indicates the threshold voltage. (d)  $S_I/I^2$  as a function of  $V_d$ .  $V_g = 1.2$  V. The fit is obtained using (7). The corresponding  $I-V_d$  curve is shown in the inset. The same parameters as those in (c) are considered:  $\eta = 0.7$  and  $A = 3.8 \times 10^{-6}$ .

In order to investigate the dominant source of noise at highenough drain voltage (when  $V_d$  dependence is suppressed), we plot  $I_d$  [Fig. 4(a)] and normalized noise [Fig. 4(b)] for various  $L_g$ 's at fixed  $(V_d, L_g)$ . As shown in Fig. 4(a), the current increases inversely with the gate length for the two SB-FETs with dopant segregation [8], as expected for small barrier heights. Normalized noise dependence with scaling is different between segregated n- and p-type devices. There is almost no dependence for the n-type ( $\phi \approx 80 \text{ meV}$ ), but for the p-type ( $\phi \approx 50 \text{ meV}$ ), it scales inversely with  $L_g$ . The natural explanation for such difference is that the SB is the limiting noise source for the n-type even at high-enough drain voltage (0.2 V), which is not the case for segregated p-type SB-FETs, with a conventional  $L_g$  dependence.



Fig. 4. (a) I at  $|V_d| = 0.2$  V and  $|V_g| = 1.2$  V for p-type SB-FETs with/without dopant segregation and n-type SB-FETs with dopant segregation is plotted as a function of the gate length  $L_g$ . (b) Normalized noise  $S_I/I^2$  at 10 Hz related to I shown in (a).

The difference in normalized noise amplitude between n-type SB-FETs with dopant segregation and p-type SB-FETs [the green dots in Fig. 4(b)] is similar to that of SB diodes. However, this difference is reduced for dopant-segregated p-type SB-FETs. It can be explained by the number of defects, leading to generation–recombination and trapping noise. Indeed, the section for the SB capacitance in the transistor configuration is the SOI thickness ( $t_{\rm SOI} = 12 \text{ nm}$ ) ×  $W_g$ , which is orders of magnitude lower than that for SB diodes.

Therefore, only few traps that were at the origin of the  $1/f^2$ noise in the SB diode configuration may be active. Fluctuation of the current in the time domain confirms this hypothesis. At low  $V_d$ , RTS is always observed in segregated p-type devices, even for gate lengths of 1  $\mu$ m. It is a two-level fluctuation of the current as shown in Fig. 5(a), usually considered as a consequence of a single-electron trapping/detrapping process at the gate oxide interface. Normalized RTS amplitude barely varies with  $V_g$  for all devices except for  $L_g = 1 \ \mu$ m. A more important point, which is very different from conventional FETs, is that the trap occupancy probability  $\tau_{up}/\tau_{up} + \tau_{down}$ does not vary with  $V_g$ , with  $\tau_{up}$  and  $\tau_{down}$  being the average times for the upper and lower levels. This points out that the defect type is inside the SB, which is in agreement with the generation-recombination noise observed for SB diodes.



Fig. 5. (a) RTS observed for a p-type SB-FET with dopant segregation.  $L_g = 300 \text{ nm.}$  (b) Normalized RTS amplitude as a function of  $V_g$  for 30 nm  $< L_g < 1 \mu \text{m}$  for p-type SB-FETs with dopant segregation. (Inset) Related trap occupancy probability. No difference is noticed for devices with  $L_g \leq 300 \text{ nm.}$ 

# V. DISCUSSION

## A. Models and Impact on the Charge Transport Mechanism

Models that we have proposed for SB diodes and FETs account for the exponential increase of normalized noise at low  $V_d$ , even for linear  $I_d-V_d$  curves. It evidences a contribution of SB to the noise even if the resistance is dominated by the silicon channel. As far as we know, other models for FETs do not include such  $V_d$  dependence.

For p-type devices with dopant segregation, an additional generation-recombination noise is observed. For SB diodes, noise features  $1/f^2$ , and for SB-FETs, a peculiar RTS is observed (trap occupancy probability independent of the gate voltage). Technological issues related to fluorine coming either from the p-type dopant segregation with BF<sub>2</sub> implantation or from Pt50 and Pt60 donor defects may be solved by consideration of these signatures.

From RTS amplitudes of p-type segregated SB-FETs and considering the fluctuation of the voltage across SB capacitor  $C (\Delta I/(\partial I/\partial V_d) = q/C)$  related to the trapping of a single electron, we estimate the SB thickness (in a parallel-plate configuration) to a few angstroms, which is a feasible value.

Considering an average SB capacitor thickness of 1 nm and  $A = 3.8 \times 10^{-6} \text{ V}^2$  for n-type SB-FETs with segregation, (9) gives  $N_t = 10^{13} \text{ cm}^{-2}$ . A is reduced to  $9.5 \times 10^{-8} \text{ V}^2$  in a diode configuration due to the increase of the diode section.

Effective section is however difficult to evaluate due to our planar process.

# B. Comparison With Other SB-FETs

As mentioned previously, 1/f noise in SB-FETs has been more studied for emerging devices than for Si or SOI-based SB-FETs. In [7], it has been shown that 1/f noise of PtSi SOI SB-FETs ( $\phi = 0.93 \text{ eV}$ ) is larger than that for Ni silicide SOI SB-FETs ( $\phi = 0.64 \text{ eV}$ ). The larger noise was attributed to injection of hot electrons for high  $\phi$ . Noise amplitudes are difficult to compare with those of our device due to a larger device, and the spectra are shown in the saturation regime.

Noise in carbon nanotubes [32] and graphene transistors [33] seems to follow a similar behavior as our devices in the subthreshold region and was successfully explained by the charge noise model proposed for ballistic SB-FETs [25]. However,  $N_{\rm ot}$  was not extracted because the fluctuation is considered to come from the SBs with a ballistic transport in the channel.  $V_d$ dependence of the noise has not been investigated so far.

# VI. CONCLUSION

To conclude, we have studied the low-frequency noise in SOI-based SB junctions and SB-FETs which we consider as a test bed because of an excellent process control of the gate oxide interface and flexible engineering to control the SB height  $\phi$  through dopant segregation. We have shown that, even for very small  $\phi < 0.1$  eV, the contribution from the SB to the noise is not negligible even if the current is dominated by the channel resistance. In addition, there is an exponential decay of the normalized noise with  $V_d$ , which is an important point to consider for amplifier or sensor applications. Tuning  $\phi$  by technological means such as dopant segregation tends to reduce the noise amplitude, although additional generation–recombination and trapping noise is noticed at small  $V_d$  for p-type devices. The proposed model could be considered for any diffusive SB-FET.

### APPENDIX A

# Derivation of (4)

We start from the Richardson equation [26] of electron transport through an SB

$$I = SR^*T^2 e^{\left(\frac{-q\phi}{kT}\right)} \left[ e^{\left(\frac{qV_j}{kT}\right)} - 1 \right]$$
(8)

where S is the diode section,  $R^*$  is the Richardson constant, T is the temperature,  $\phi$  is the SB height,  $V_j$  is the voltage across the SB, and k is the Boltzmann constant. Supposing that  $\phi$  barely varies with  $V_j$  (first-order approximation) and considering that noise originates from the voltage fluctuation across the SB as in the case of tunnel barriers [27], [34], we get

$$\frac{S_I}{(\partial I/\partial V_j)^2} = \frac{q^2 N_t}{C_{\rm SB}^2 S} \frac{1}{f} = \frac{A}{f}$$
(9)

where A (in square volts) is a parameter for noise amplitude comparison. It could be related either to a fluctuation of trapped



Fig. 6. (a) Power spectrum current noise around 100 Hz when  $V_d = 0.05$  V and around 4 kHz when  $V_d = 0.4$  and 2 V. White noise is observed. (b) Shot noise is plotted as a function of (red dots)  $V_d$  and compared with (black line) full shot noise.

charges at the SB interface (density  $N_t$ ) (10) or to a fluctuation of dipoles in the SB [35] (11)

$$A = \frac{q^2 N_t}{C_{\rm SB}^2 S} \tag{10}$$

$$A = \frac{2kTtg\delta}{\pi C_{\rm SB}S} \tag{11}$$

where  $C_{\rm SB}$  is the SB capacitance per surface unit and  $N_t$  is a density of defects that can trap charges. Due to the lack of knowledge for  $N_t$  and  $C_{\rm SB}$ , we consider A (in square volts) as a parameter for noise amplitude comparison

$$\frac{(\partial I/\partial V_j)}{I} = \frac{q}{kT} \left[ \frac{1}{1 - e^{\left(\frac{-qV_j}{kT}\right)}} \right]$$
(12)

$$\frac{S_{\rm RSB}}{R_{\rm SB}^2} = \frac{S_I}{I^2} = A \left(\frac{q}{kT}\right)^2 \frac{1}{\left[1 - e^{\left(\frac{-qV_j}{kT}\right)}\right]^2} \frac{1}{f}$$
(13)

where  $R_{\rm SB}$  is the SB resistance and  $S_{\rm RSB}$  is the related power spectrum noise. When  $\phi$  is small, the semiconductor channel serial resistance cannot be neglected

$$\frac{S_I}{I^2} = \frac{S_{\rm RSB} + S_{\rm RC}}{\left(R_C + R_{\rm SB}\right)^2} = \eta^2 \frac{S_{\rm RSB}}{R_{\rm SB}^2} + (1 - \eta)^2 \frac{S_{\rm RC}}{R_C^2}$$
(14)

where  $R_C$  is the channel resistance and  $S_{\rm RC}$  is the related power spectrum noise. Using (13) for the first term and (1) for the second term leads to (4).

#### Shot Noise in n-Type SB Diodes

For n-type SB diodes, a white noise corresponding to full shot noise (2qI) is superimposed to the 1/f noise. At low bias (< 0.2 V), white noise can only be observed at very low frequency (~50 Hz) [Fig. 6(a)] and in the kilohertz range for higher bias (competition between cutoff frequency of a preamplifier and 1/f noise amplitude). Taking an average of  $S_I$  around 50 Hz and 4 kHz depending on the bias,  $S_I-V$  is plotted in Fig. 6(b). It shows a relatively good agreement with the full shot noise theoretical curve.

#### ACKNOWLEDGMENT

The authors would like to thank K. Nishiguchi from Nippon Telegraph and Telephone Corporation (Japan) and D. Vuillaume from the Institute for Electronics, Microelectronics and Nanotechnology for careful reading of the article.

#### REFERENCES

- D. Ham, L. Larson, and J.-W. Yang, "FinFET device junction formation challenges," in *Proc. IWJT*, 2006, pp. 73–77.
- [2] E. Dubois and G. Larrieu, "Low Schottky barrier source/drain for advanced MOS architecture: Device design and material consideration," *Solid State Electron.*, vol. 46, no. 7, pp. 997–1004, Jul. 2002.
  [3] S. Heinze, J. Tersoff, R. Martel, V. Derycke, J. Appenzeller, and
- [3] S. Heinze, J. Tersoff, R. Martel, V. Derycke, J. Appenzeller, and P. Avouris, "Carbon nanotubes as Schottky barrier transistors," *Phys. Rev. Lett.*, vol. 89, no. 10, pp. 106 801–106 805, Sep. 2002.
- [4] A. Javey, J. Guo, Q. Wang, M. Lundstrom, and H. Dai, "Ballistic carbon nanotube field-effect transistors," *Nature*, vol. 424, no. 6949, pp. 654–657, Aug. 2003.
- [5] F. Xia, D. B. Farmer, Y.-M. Lin, and P. Avouris, "Graphene field-effect transistors with high on/off current ratio and large transport band gap at room temperature," *Nano Lett.*, vol. 10, no. 2, pp. 715–718, Feb. 2010.
- [6] J. Xiang, W. Lu, Y. Hu, Y. Wu, H. Yan, and C. M. Lieber, "Ge/Si nanowire heterostructures as high performance field-effect transistors," *Nature*, vol. 441, no. 7092, pp. 489–493, May 2006.
- [7] T. Asano, Y. Maeda, Y. Nakagawa, and Y. Arima, "Physical randomnumber generator using Schottky MOSFET," *Jpn. J. Appl. Phys.*, vol. 41, pt. 1, no. 4B, pp. 2306–2313, Apr. 2002.
- [8] G. Larrieu, E. Dubois, R. Valentin, N. Breil, F. Danneville, G. Dambrine, J. P. Raskin, and J. C. Pesant, "Low temperature implementation of dopant-segregated band-edge metallic S/D junctions in thin-body SOI p-MOSFETs," in *IEDM Tech. Dig.*, Dec. 2007, pp. 147–150.
- [9] G. Larrieu and E. Dubois, "CMOS inverter based on Schottky source-drain MOS technology with low-temperature dopant segregation," *IEEE Electron Device Lett.*, vol. 32, no. 6, pp. 728–730, Jun. 2011.
- [10] G. Larrieu and E. Dubois, "Integration of PtSi-based Schottky-barrier p-MOSFETs with a midgap tungsten gate," *IEEE Trans. Electron Devices*, vol. 52, no. 12, pp. 2720–2726, Dec. 2005.
- [11] E. Dubois and G. Larrieu, "Measurement of low Schottky barrier heights applied to S/D metal-oxide-semiconductor field effect transistors," J. Appl. Phys., vol. 96, no. 1, pp. 729–738, Jul. 2004.
- [12] N. Clément, K. Nishiguchi, A. Fujiwara, and D. Vuillaume, "Measuring and analyzing low-frequency noise in nanodevices," *Protocol Exchange*, 2010. DOI:10.1038/protex.2010.20.
- [13] F. N. Hooge, "1/f noise is no surface effect," *Phys. Lett. A*, vol. 29, no. 3, pp. 139–140, Apr. 1969.
- [14] L. Ren and M. R. Leys, "1/f noise at room temperature in n-type GaAs grown by molecular beam epitaxy," *Phys. B*, vol. 172, no. 3, pp. 319–323, Jun. 1991.
- [15] L. K. J. Vandamme and F. N. Hooge, "What do we certainly know about 1/f noise in MOSTs?" *IEEE Trans. Electron Devices*, vol. 55, no. 11, pp. 3070–3085, Nov. 2008.
- [16] F. N. Hooge, "Discussion of recent experiments on 1/f noise," *Physica*, vol. 60, no. 1, pp. 130–144, Jul. 1972.

- [17] A. L. McWhorter, "1/f noise and related surface effects in germanium," MIT Lincoln Lab., Lexington, MA, Tech. Rep. no. 80, 1955.
- [18] G. Ghibaudo, "On the theory of carrier number fluctuations in MOS devices," *Solid State Electron.*, vol. 32, no. 7, pp. 563–565, Jul. 1989.
- [19] C. Jakobson, I. Bloom, and Y. Nemirovsky, "1/f noise in CMOS transistors for analog applications from subthreshold to saturation," *Solid State Electron.*, vol. 42, no. 10, pp. 1807–1817, Oct. 1998.
- [20] M. J. Kirton and M. J. Uren, "Noise in solid-state microstructures: A new perspective on individual defects, interface states and low-frequency (1/f) noise," Adv. Phys., vol. 38, no. 4, pp. 367–468, 1989.
- [21] N. Clément, K. Nishiguchi, A. Fujiwara, and D. Vuillaume, "One-byone trap activation in silicon nanowire transistors," *Nat. Commun.*, vol. 1, p. 92, 2010. DOI:10.1038/ncomms1092.
- [22] N. Clément, K. Nishiguchi, J.-F. Dufreche, D. Guerin, A. Fujiwara, and D. Vuillaume, "A silicon nanowire ion-sensitive field-effect transistor with elementary charge sensitivity," *Appl. Phys. Lett.*, vol. 98, no. 1, pp. 014 104-1–014 104-3, Jan. 2011.
- [23] N. Clément, K. Nishiguchi, A. Fujiwara, and D. Vuillaume, "Evaluation of gate capacitances in the sub-aF range for a chemical field-effect transistor with a Si nanowire channel," *IEEE Trans. Nanotechnol.*, vol. 10, no. 5, pp. 1172–1179, Sep. 2011.
- [24] M. Peransin, P. Vignaud, D. Rigaud, and L. K. J. Vandamme, "1/f noise in MODFETs at low drain bias," *IEEE Trans. Electron Devices*, vol. 37, no. 10, pp. 2250–2253, Oct. 1990.
- [25] J. Tersoff, "Low-frequency noise in nanoscale ballistic transistors," Nano Lett., vol. 7, no. 1, pp. 194–198, Jan. 2007.
- [26] O. W. Richardson, "Some applications of the electron theory of matter," *Philos. Mag.*, vol. 23, pp. 594–627, 1912.
- [27] N. Clément, S. Pleutin, O. Seitz, S. Lenfant, and D. Vuillaume, " $1/f^{\gamma}$  tunnel current noise through Si-bound alkyl monolayers," *Phys. Rev. B, Condens. Matter*, vol. 76, no. 20, pp. 205 407–205 411, Nov. 2007.
- [28] S. T. Hsu, "Flicker noise in metal semiconductor Schottky barrier diodes due to multistep tunneling processes," *IEEE Trans. Electron Devices*, vol. ED-18, no. 10, pp. 882–887, Oct. 1971.
- [29] G. Q. Lo, D. L. Kwong, and S. Lee, "Anomalous capacitance–voltage characteristics of BF<sub>2</sub>-implanted and rapid thermal annealed p+polycrystalline silicon gate metal–oxide–semiconductor structures," *Appl. Phys. Lett.*, vol. 57, no. 24, pp. 2573–2575, Dec. 1990.
- [30] J. M. Larson and J. P. Snyder, "Overview and status of metal S/D Schottky-barrier MOSFET technology," *IEEE Trans. Electron Devices*, vol. 53, no. 5, pp. 1048–1058, Jun. 2006.
- [31] E. Simoen and C. Claeys, "The low-frequency noise behaviour of siliconon-insulator technologies," *Solid State Electron.*, vol. 39, no. 7, pp. 949– 960, Jul. 1996.
- [32] J. Männik, I. Heller, A. M. Jannsens, S. G. Lemay, and C. Dekker, "Charge noise in liquid-gated single-wall carbon nanotube transistors," *Nano Lett.*, vol. 8, no. 2, pp. 685–688, Feb. 2008.
- [33] I. Heller, S. Chatoor, J. Männik, M. A. G. Zevenbergen, J. B. Oostinga, A. F. Morpurgo, C. Dekker, and S. G. Lemay, "Charge noise in graphene transistor," *Nano Lett.*, vol. 10, no. 5, pp. 1563–1567, May 2010.
- [34] A. Avellan, W. Krautschneider, and S. Schwantes, "Observation and modeling of random telegraph signals in the gate and drain currents of tunneling metal–oxide–semiconductor field-effect transistors," *Appl. Phys. Lett.*, vol. 78, no. 18, pp. 2790–2792, Apr. 2001.
- [35] N. E. Israeloff, "Dielectric polarization noise through the glass transition," *Phys. Rev. B, Condens. Matter*, vol. 53, no. 18, pp. R11913–R11916, May 1996.



**Nicolas Clément** was born in 1977. He received the B.Sc. degree in electronics engineering from the Institut Supérieur d'Électronique et du Numérique, Toulon, France, in 2000 and the Ph.D. degree in solid-state physics from the University of Marseille, Marseille, France, in 2003.

From 2003 to 2005, he was a Postdoctoral Researcher with Nippon Telegraph and Telephone Corporation, Tokyo, Japan. He is currently a Researcher with the Institute for Electronics, Microelectronics and Nanotechnology (IEMN), Centre

National de la Recherche Scientifique, Villeneuve d'Ascq, France. He is with the Molecular Nanostructures and Devices research group at IEMN held by Dominique Vuillaume. His research interests are nanoscale devices, metrology, noise, molecular electronics, chemical field-effect transistors, and sensors.



**Guilhem Larrieu** received the B.Sc. degree in material science and the Ph.D. degree in electronics from the University of Lille, Villeneuve d'Ascq, France, in 2000 and 2004, respectively.

In 2005, he was a Postdoctoral Fellow with the University of Texas, Arlington. At the end of 2005, he was hired by a laboratory at the Institute for Electronics, Microelectronics and Nanotechnology, Centre National de la Recherche Scientifique (CNRS), Lille, France, as a Senior Independent Scientist (CR CNRS), working on dopant segregation technology

for metallic source/drain field-effect transistors. Finally, in 2010, he moved to the Laboratory for Analysis and Architecture of Systems, CNRS, Université de Toulouse, Toulouse, France. His current research concerns nanowire arrays for electronics and sensing applications, which includes silicon- and III–V-based nanostructures and nanodevices ranging from the material investigation (chemical/physical properties) to the processing, integration, and characterization of the related devices.



**Emmanuel Dubois** received the Ingénieur degree from the Institut Supérieur d'Électronique et du Numérique (ISEN), Lille, France, in 1985 and the Ph.D. degree from the University of Lille, Villeneuve d'Ascq, France, in 1990.

In 1992, he was a Visiting Scientist with the IBM T. J. Watson Research Center, Yorktown Heights, NY, working on the characterization and simulation of submicrometer silicon-on-insulator metal-oxide-semiconductor field-effect transistors (MOSFETs). In 1993, he joined the Institute for

Electronics, Microelectronics and Nanotechnology (ISEN), Villeneuve d'Ascq, where he is currently the Director of Research with the Centre National de la Recherche Scientifique. Since 1999, he has been the Head of the Silicon Microelectronics Group involved in device physics, device modeling, and fabrication of ultimate unconventional MOSFETs. He was the Coordinator of the FP4-IST-QUEST (1997–1999) and FP5-IST-SODAMOS (2001–2003) European projects and served as Task Leader in the SiNANO Network of Excellence (2005–2007). He was also the Coordinator of the FP6-IST-METAMOS (2005–2008) project, was the Task Leader of the NANOSIL EU Network of Excellence (2008–2010), and was on the Technical Advisory Committee of the IST integrated project PULLNANO. He is the author and coauthor of about 70 peer-reviewed journal publications and 115 international communications. His current research interests cover advanced source/drain technology, nanowire-based sensors, high-performance flexible electronics, and unconventional thermal energy scavenging.

Dr. Dubois has also been a member of the Technical Program Committee of ESSDERC since 2005.