OpenMP-based Synergistic Parallelization and HW Acceleration for On-Chip Shared-Memory Clusters - Archive ouverte HAL
Communication Dans Un Congrès Année : 2012

OpenMP-based Synergistic Parallelization and HW Acceleration for On-Chip Shared-Memory Clusters

Résumé

Modern embedded MPSoC designs increasingly couple hardware accelerators to processing cores to trade between energy efficiency and platform specialization. To assist effective design of such systems there is the need on one hand for clear methodologies to streamline accelerator definition and instantiation, on the other for architectural templates and runtime techniques that minimize processors-to-accelerator communication costs. In this paper we present an architecture featuring tightly-coupled processors and accelerators, with zerocopy communication. Efficient programming is supported by an extended OpenMP programming model, where custom directives allow to specialize code regions for execution on parallel cores, accelerators, or a mix of the two. Our integrated approach enables fast yet accurate exploration of accelerator-based HW and SW architectures.
Fichier non déposé

Dates et versions

hal-00721366 , version 1 (27-07-2012)

Identifiants

  • HAL Id : hal-00721366 , version 1

Citer

Paolo Burgio, Marongiu Andrea, Luca Benini, Cyrille Chavet, Philippe Coussy, et al.. OpenMP-based Synergistic Parallelization and HW Acceleration for On-Chip Shared-Memory Clusters. 15th Euromicro Conference on Digital System Design: Architectures, Methods & Tools, Sep 2012, Turkey. pp.XX-YY. ⟨hal-00721366⟩
166 Consultations
0 Téléchargements

Partager

More