Design of an 8GSps, 65nm CMOS Wideband Flash Analog-to-Digital Converter - Archive ouverte HAL
Communication Dans Un Congrès Année : 2011

Design of an 8GSps, 65nm CMOS Wideband Flash Analog-to-Digital Converter

Résumé

This paper describes the design of an 8Gsps flash Analog-to-Digital Converter (ADC) for wideband radio astronomy applications. The ADC contains a track-and-hold (TAH) and a 1-to-4 demultiplexer. Our circuit has been fabricated with the 65nm technology from STMicroelectronics. The post-layout simulations show a Figure of Merit (FoM) of 11.36pJ/conv.step and a power consumption of 480mW at Nyquist sampling condition. The ongoing tests will soon verify these predictions

Domaines

Electronique
Fichier non déposé

Dates et versions

hal-00656796 , version 1 (05-01-2012)

Identifiants

  • HAL Id : hal-00656796 , version 1

Citer

Diego Rossoni Mattos, S. Gauffre, P. Hellmuth, Ph. Cais, J.L. Pedroza, et al.. Design of an 8GSps, 65nm CMOS Wideband Flash Analog-to-Digital Converter. ICECS, Dec 2011, BEYROUTH, Lebanon. pp.22-26. ⟨hal-00656796⟩
242 Consultations
0 Téléchargements

Partager

More