

## **150-GHz RF SOI-CMOS technology in ultrathin regime on organic substrate**

A. Lecavelier Des Etangs-Levallois, Emmanuel Dubois, Marie Lesecq, Francois Danneville, L. Poulain, Y. Tagro, Sylvie Lepilliet, D. Gloria, C. Raynaud, David Troadec

### **To cite this version:**

A. Lecavelier Des Etangs-Levallois, Emmanuel Dubois, Marie Lesecq, Francois Danneville, L. Poulain, et al.. 150-GHz RF SOI-CMOS technology in ultrathin regime on organic substrate. IEEE Electron Device Letters, 2011, 32 (11), pp.1510-1512. 10.1109/LED.2011.2166241 . hal-00639864

## **HAL Id: hal-00639864 <https://hal.science/hal-00639864v1>**

Submitted on 16 Sep 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# 150-GHz RF SOI-CMOS Technology in Ultrathin Regime on Organic Substrate

Aurélien Lecavelier des Etangs-Levallois, Emmanuel Dubois, *Member, IEEE*, Marie Lesecq, François Danneville, *Member, IEEE*, Laurent Poulain, Yoann Tagro, Sylvie Lepilliet, Daniel Gloria, Christine Raynaud, and David Troadec

*Abstract***—This letter provides an experimental demonstration of high-performance industrial MOSFETs thinned down to** 5.7  $\mu$ m and transferred onto a 125- $\mu$ m-thick polyethylene naph**thalate foil. The die stack transferred onto the organic substrate** comprises the 200-nm-thick active layer and the  $5.5$ - $\mu$ m-thick **interconnection multilayer stack resulting in a light, compact, and bendable thin film. We unveil that dc and RF performances are invariant even for ultimate thinning down to the buried oxide layer. Furthermore, n-MOSFET performance is improved by 1.5***×* **compared with previous work, and the first demonstration of 100-GHz p-MOSFETs on an organic substrate is presented. Unity-current-gain cutoff and maximum oscillation frequencies as high as 150/160 GHz for n-MOSFETs and 100/130 GHz for p-MOSFETs on a plastic substrate have been measured, respectively.**

*Index Terms***—CMOS, organic substrate, plastic, thin film.**

#### I. INTRODUCTION

**T** HE field of flexible electronic has been quickly growing during the last decades, giving rise to numerous applications out of reach of conventional silicon microelectronic technologies. Various types of flexible devices have been reported such as OLED displays [2], solar cells [3], memories [4], or sensors [5]. These applications all belong to the socalled domain of macroelectronics that favors large surface and low-cost processing techniques [6]. Flexible electronics is also quasi-exclusively synonymous with organic semiconductors and high-throughput printing techniques whose major deficiencies lie in extremely poor carrier mobility  $(< 1 \text{ cm}^2 \cdot$ V<sup>-1</sup> · s<sup>-1</sup> [7]) and coarse patterning resolution (∼10  $\mu$ m at best [8]). However, low cost and large surface are of no advantage for certain application classes for which bandwidth above a few megahertz is relevant. To cope with this problem, the proper heterogeneous cointegration of macroelectronics subcircuits where performance is not required and leading-edge inorganic technologies based on ultrathin-film silicon or III–V

aurelien.lecavelier@isen. iemn.univ-lille1.fr;

emmanuel.dubois@isen.iemn.univ-lille1.fr).

D. Gloria and C. Raynaud are with the STMicroelectronics, 38920 Crolles, France.



Fig. 1. Flexible electronics state-of-the-art chart reporting the cutoff frequency as a function of the inorganic layer thickness of flexible transistors [1], [9]–[18].

semiconductors has recently emerged as a promising solution [1], [9]–[17]. Along this philosophy, several strategies developed to achieve higher electrical performance are quantitatively compared in Fig. 1 that reports device cutoff frequencies versus die thicknesses, this latter parameter reflecting the ability of thin films to sustain extremely large mechanical deformations. For the sake of comparison, device performance based on organic materials has also been reported in this graph [18]. In the first cointegration flavor, devices are processed directly on a thin-film active material layer that is transfer bonded or deposited on a plastic substrate. Silicon or III–V material thinfilm transistors [9]–[12], carbon nanotubes and graphene-based transistors [13]–[16], and ink-jet-printed devices [16], [18] are examples belonging to this category. Although this approach presents the major drawback of extremely low thermal budgets imposed by the organic substrate, cutoff frequencies reaching the gigahertz range have been achieved. However, numerous applications require even higher frequencies in the millimeterwave range. A second approach has thus been developed by transferring circuit dies originally fabricated on conventional rigid wafers onto organic films. This strategy presents the distinctive advantage to directly give access to the hundreds of gigahertz range [1] at the reasonable extra cost needed to thin and transfer bond on flexible substrate dies originating from, e.g., state-of-the-art CMOS technologies. Based on this approach, 100-GHz RF transistors originating from 0.13 to 0.18  $\mu$ m CMOS bulk technologies have been reported after thinning to 40 or 30  $\mu$ m as reported in [1] and [17], respectively.

The work reported here highlights state-of-the-art RF performance for n- and p-MOSFETs transfer bonded onto a

A. Lecavelier des Etangs-Levallois, E. Dubois, M. Lesecq, F. Danneville, A. Poulain, Y. Tagro, S. Lepilliet, and D. Troadec are with the Institut d'Electronique et de Microélectronique et de Nanotechnologie, UMR CNRS 8520, 59652 Villeneuve d'Ascq, France (e-mail:



Fig. 2. (a) Stack description after die thinning and transfer onto an organic substrate, and (b) scanning electron microscope cross-sectional view taken in the center of a multigate-finger RF transistor.

plastic substrate, starting from a partially depleted siliconon-insulator (SOI)-CMOS 65-nm technology. The fabrication process is presented hereinafter along with electrical measurements performed before and after thinning and transferred onto a polyethylene naphthalate (PEN) foil.

#### II. DEVICE FABRICATION AND DESCRIPTION

SOI wafers have been used as the initial substrate for the industrial fabrication of multigate-finger 65-nm MOSFETs. The transfer onto an organic substrate requires two main steps: the removal of the initial rigid substrate by etching and the transfer of the thinned die onto an organic film. Silicon etching is conducted by successively using chemical–mechanical lapping and wet etching in HNA solution (HF  $(50\%)$ /HNO<sub>3</sub>  $(65\%)$ : 10/90) to quickly etch the main part of the 780- $\mu$ mthick silicon handler substrate down to about 20  $\mu$ m. This method is similar to the one previously reported in [19]. A selective dry etching by xenon difluoride  $(XeF<sub>2</sub>)$  that features a  $Si:SiO<sub>2</sub>$  selectivity greater than 1000:1 [20] is subsequently used to gently remove the remaining silicon, using the buried oxide (BOX) of the SOI wafer as a stop layer. During the entire process, the front side of the sample is bonded onto a perforated temporary sapphire carrier in order to maintain mechanical rigidity even after reaching a film thickness in the micrometer scale. In the first step, the sapphire wafer is put in contact with a noncompletely polymerized AZ4560 photoresist layer spin coated onto the die. This temporary bonding is subsequently cured for 1 h in a 100  $°C$  oven to achieve enough mechanical strength to withstand the shear stress involved in the lapping step. After thinning, dies are finally composed of the  $5.5$ - $\mu$ m-thick back-end-of-line interconnect stack, the 60-nm-thick SOI layer, and the 145-nm-thick BOX layer (Fig. 2). The last step of this fabrication process is the transfer bonding of the ultrathin die onto an organic substrate using an SU-8 epoxy photoresist layer deposited on the back side of the thinned sample and thermocompression onto a  $125$ - $\mu$ m-thick PEN film. The cooling of the bonded die is realized under a controlled temperature ramp  $\left($  < 1  $\degree$ C/min) and 500 mbar of applied pressure on both sides of the stack to limit bending due to thermal mismatch. Finally, the temporary carrier is debonded from the die by selective dissolution of the temporary adhesive photoresist layer in acetone, without damaging the organic film. The use of a perforated sapphire wafer allows the dissolution to occur in the whole area of the die, achieving a quick and homogeneous debonding.



Fig. 3.  $I_{DS}-V_{GS}$  characteristics measured on (blue lines) initial 780- $\mu$ mthick SOI wafer and after thinning and transfer onto (red dotted lines) an organic substrate (a) for n-MOSFET under drain voltages  $V_{DS}$  from 0.75 to 1.5 V (step 250 mV) and (b) for p-MOSFET under drain voltages  $V_{DS}$  from  $-1.5$  to 0 V (step  $-250$  mV). Unity gain cutoff  $(f_T)$  and maximum oscillation  $(f_{\text{MAX}})$  frequencies are reported for different gate voltages  $V_{\text{GS}}$  on the organic substrate.

#### III. RESULTS AND DISCUSSION

DC and HF measurements have been performed on several components to obtain statistically representative results. Electrical characteristics presented in this letter focus on 64-gatefinger n- and p-MOSFETs in which the gate length and finger width are 60 nm and 1  $\mu$ m, respectively. The dc characteristics presented in Fig. 3(a) and (b) show  $I_{DS}-V_{GS}$  characteristics measured on n- and p-MOSFETs, respectively, both on their initial rigid SOI substrate and after transfer bonding onto an organic substrate. It can be observed that static characteristics are perfectly matched, demonstrating that no modification due to the thinning and transfer process is introduced.

In addition, HF measurements reported in Fig. 4 show similar current and Mason's gains on inorganic and organic substrates, for both n- and p-MOSFETs. Cutoff frequencies as high as 150 and 100 GHz for n- and p-MOSFETs, respectively, are measured, for the first time to our knowledge, on an organic substrate. Maximum oscillation frequencies are found to slightly decrease after transfer onto an organic substrate to 160 GHz for the n-MOSFET and 130 GHz for the p-MOSFET. Cutoff and maximum oscillation frequencies measured for different gate voltages are also reported in Fig. 3(a) and (b). Aside from the demonstration of invariant dc characteristics, no HF major



Fig. 4. (a) Current gain  $|H_{21}|$  and (b) Mason's gain U as a function of frequency for the n-MOSFET (respectively, p-MOSFET in inset) on its (blue lines) initial rigid handler substrate and after thinning and transfer onto (red dotted lines) an organic substrate under gate voltage  $V_{\text{GS}}$  from 200 mV to 1 V (step 50 mV) (respectively,  $-200$  mV to  $-1$  V, step  $-100$  mV).

degradations ensue from transfer on the PEN substrate. Only a slight variation of the maximum oscillation frequencies  $f_{MAX}$ that can be explained by an increase of the gate resistance  $R_G$ after transfer bonding on PEN can be observed. This resistance value was extracted using the methodology and small-signal equivalent circuit described in [21]. Gate resistances of  $R_G$  = 1  $\Omega$  and  $R_G = 2 \Omega$  were extracted, respectively, on the initial inorganic substrate and on the organic substrate for the n-MOSFET.

#### IV. CONCLUSION

In this letter, industrial 65-nm partially depleted SOI MOS-FETs thinned to the micrometer scale and transferred onto a PEN foil have been characterized in dc and HF modes. Highunity-current-gain cutoff and maximum oscillation frequencies have been demonstrated, i.e., 150/160 GHz for n-MOSFETs and 100/130 GHz for p-MOSFETs, respectively. Devices and circuits operating in this frequency range on a flexible plastic substrate open new perspectives for the development of nomadic and space, weight, and power (SWAP)-constrained applications. Future investigations will bear on the systematic characterization of electrical characteristics under large strain resulting from bending, stretching, and torsion.

#### **REFERENCES**

- [1] H. L. Kao, A. Chin, C. C. Liao, Y. Y. Tseng, S. P. McAlister, and C. C. Chi, "DC–RF performance improvement for strained 0.13  $\mu$ m MOSFETs mounted on a flexible plastic substrate," in *Proc. IEEE MTT-S Int. Microw. Symp. Dig.*, 2006, pp. 2043–2046.
- [2] C.-J. Chiang, C. Winscom, and A. Monkman, "Electroluminescence characterization of FOLED devices under two type of external stresses caused by bending," *Org. Electron.*, vol. 11, no. 11, pp. 1870–1875, Nov. 2010.
- [3] P. Kopola, T. Aernouts, R. Sliz, S. Guillerez, M. Ylikunnari, D. Cheyns, M. Välimäki, M. Tuomikoski, J. Hast, G. Jabbour, R. Myllylä, and A. Maaninen, "Gravure printed flexible organic photovoltaic modules," *Sol. Energy Mater. Sol. Cells*, vol. 95, no. 5, pp. 1344–1347, May 2011.
- [4] C.-H. Cheng, F.-S. Yeh, and A. Chin, "Low-power high-performance nonvolatile memory on a flexible substrate with excellent endurance," *Adv. Mater.*, vol. 23, no. 7, pp. 902–905, Feb. 2011.
- [5] S. C. B. Mannsfeld, B. C.-K. Tee, R. M. Stoltenberg, C. V. H.-H. Chen, S. Barman, B. V. O. Muir, A. N. Sokolov, C. Reese, and Z. Bao, "Highly sensitive flexible pressure sensors with microstructured rubber dielectric layers," *Nat. Mater.*, vol. 9, no. 10, pp. 859–864, Oct. 2010.
- [6] R. H. Reuss, B. R. Chalamala, A. Moussessian, M. G. Kane, A. Kumar, D. C. Zhang, J. A. Rogers, M. Hatalis, D. Temple, G. Moddel, B. J. Eliasson, M. J. Estes, J. Kunze, E. S. Handy, E. S. Harmon, D. B. Salzman, J. M. Woodall, M. A. Alam, J. Y. Murthy, S. C. Jacobsen, M. Olivier, D. Markus, P. M. Campbell, and E. Snow, "Macroelectronics: Perspectives on technology and applications,"*Proc. IEEE*, vol. 93, no. 7, pp. 1239–1256, Jul. 2005.
- [7] J. H. Schön, C. Kloc, and B. Batlogg, "On the intrinsic limits of pentacene field-effect transistors," Org. Electron., vol. 1, no. 1, pp. 57–64, Dec. 2000.
- [8] E. Halonen, K. Kaija, M. Mäntysalo, A. Kemppainen, R. Österbacka, and N. Björklund, "Evaluation of printed electronics manufacturing line with sensor platform application," in *Proc. Eur. Microelectron. Packag. Conf.*, Sep. 2009, pp. 1–8.
- [9] Y. Sun, E. Menard, J. A. Rogers, H.-S. Kim, S. Kim, G. Chen, I. Adesida, R. Dettmer, R. Cortez, and A. Tewksbury, "Gigahertz operation in flexible transistors on plastic substrates," *Appl. Phys. Lett.*, vol. 88, no. 18, pp. 183 509-1–183 509-3, May 2006.
- [10] H.-C. Yuan and Z. Ma, "Microwave thin-film transistors using Si nanomembranes on flexible polymer substrate," *Appl. Phys. Lett.*, vol. 89, no. 21, pp. 212 105-1–212 105-3, Nov. 2006.
- [11] H.-C. Yuan, G. K. Celler, and Z. Ma, "7.8-GHz flexible thin-film transistors on a low-temperature plastic substrate," *J. Appl. Phys.*, vol. 102, no. 3, pp. 034 501-1–034 501-4, Aug. 2007.
- [12] J.-H. Ahn, H.-S. Kim, K. J. Lee, Z. Zhu, E. Menard, R. G. Nuzzo, and J. A. Rogers, "High-speed mechanically flexible single-crystal silicon thinfilm transistors on plastic substrates," *IEEE Electron Device Lett.*, vol. 27, no. 6, pp. 460–462, Jun. 2006.
- [13] N. Chimot, V. Derycke, M. F. Goffman, J. P. Bourgoin, H. Happy, and G. Dambrine, "Gigahertz frequency flexible carbon nanotube transistors," *Appl. Phys. Lett.*, vol. 91, no. 15, pp. 153 111-1–153 111-3, Oct. 2007.
- [14] J. Vaillancourt, H. Zhang, P. Vasinajindakaw, H. Xia, X. Lu, X. Han, D. C. Janzen, W.-S. Shih, C. S. Jones, M. Stroder, M. Y. Chen, H. Subbaraman, R. T. Chen, U. Berger, and M. Renn, "All ink-jet-printed carbon nanotube thin-film transistor on a polyimide substrate with an ultrahigh operating frequency of over 5 GHz," *Appl. Phys. Lett.*, vol. 93, no. 24, pp. 243 301- 1–243 301-3, Dec. 2008.
- [15] J. Vaillancourt, X. Lu, X. Han, and D. C. Janzen, "High-speed thin-film transistor on flexible substrate fabricated at room temperature," *Electron. Lett.*, vol. 42, no. 23, pp. 1365–1366, Nov. 2006.
- [16] X. Han, D. C. Janzen, J. Vaillancourt, and X. Lu, "Printable high-speed thin-film transistor on flexible substrate using carbon nanotube solution," *IET Micro Nano Lett.*, vol. 2, no. 4, pp. 96–98, Dec. 2007.
- [17] H. L. Kao, A. Chin, B. F. Hung, C. F. Lee, J. M. Lai, S. P. McAlister, G. S. Samudra, W. J. Yoo, and C. C. Chi, "Low noise RF MOSFETs on flexible plastic substrates," *IEEE Electron Device Lett.*, vol. 26, no. 7, pp. 489–491, Jul. 2005.
- [18] T.Sekitani, Y.Noguchi, U.Zschieschang, H.Klauk, and T.Someya, "Organic transistors manufactured using inkjet technology with subfemtoliter accuracy," *Proc. Nat. Acad. Sci.*, vol. 105, no. 13, pp. 4976–4980, Apr. 2008.
- [19] M. Lesecq, V. Hoel, A. Lecavelier des Etangs-Levallois, E. Pichonat, Y. Douvry, and J. C. De Jaeger, "High performance of AlGaN/GaN HEMTs reported on adhesive flexible tape," *IEEE Electron Device Lett.*, vol. 32, no. 2, pp. 143–145, Feb. 2011.
- [20] D. E. Ibbotson, D. L. Flamm, J. A. Mucha, and V. M. Donnelly, "Comparison of XeF<sub>2</sub> and F-atom reactions with Si and SiO<sub>2</sub>," *Appl. Phys. Lett.*, vol. 44, no. 12, pp. 1129–1131, Jun. 1984.
- [21] N. Waldhoff, C. Andrei, D. Gloria, S. Lepilliet, F. Danneville, and G. Dambrine, "Improved characterization methology for MOSFETs up to 220 GHz," *IEEE Trans. Microw. Theory Tech.*, vol. 57, no. 5, pp. 1237– 1243, May 2009.