

# Natural radioactivity consideration for high- dielectrics and metal gates choice in nanoelectronic devices

Michael Gedion, Frédéric Wrobel, Frédéric Saigné

# ▶ To cite this version:

Michael Gedion, Frédéric Wrobel, Frédéric Saigné. Natural radioactivity consideration for high-dielectrics and metal gates choice in nanoelectronic devices. Journal of Physics D: Applied Physics, 2010, 43 (27), pp.275501. 10.1088/0022-3727/43/27/275501. hal-00569646

HAL Id: hal-00569646

https://hal.science/hal-00569646

Submitted on 25 Feb 2011

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Natural radioactivity consideration for high- $\kappa$ dielectrics and metal gates choice in nanoelectronic devices

### Michael Gedion, Frédéric Wrobel and Frédéric Saigné

Institut d'Electronique du Sud (IES), Université de Montpellier II, UMR-CNRS 5214, 34095 Montpellier, France

 $E\text{-}mail: \verb|michael.gedion@ies.univ-montp2.fr|\\$ 

**Abstract.** In order to face downscaling, new chemical elements are used and suggested for the semiconductor industry. However, some of these elements have natural radioactive isotopes, which may cause reliability issues in nanoelectronic devices by triggering soft errors. In this paper, we focus on high- $\kappa$  dielectric materials and metal gates. We show that beside physical, chemical and mechanical properties of high- $\kappa$  dielectrics and metal gates, natural radioactivity is also a crucial property to be considered in order to select suitable materials. Using samarium in gate oxides and platinum in electrodes turns out to be a crucial issue for ground level applications.

Alpha emitting nuclei, Soft Errors, High- $\kappa$  dielectrics, Metal gates

#### 1. Introduction

Alpha particles are the major reliability issues in electronic devices causing soft errors at ground level [1]. They are emitted from natural disintegrations of radioactive nuclei called alpha-emitters. Once emitted, alpha particles lose their energy by ionizing atoms of the medium in which they travel, resulting in charges generation, which are then collected by sensitive nodes. The collected charge may induce a soft error by changing a bit from the state "1" to the state "0" or vice versa [2]. Sources of soft errors induced by alpha particles are classified into two categories. The first source corresponds to common impurities (<sup>238</sup>U, <sup>232</sup>Th and their relative daughters) that are naturally present in refined materials or incorporated in devices during their processing (e.g. residual left behind etching with acid solutions). On the other hand, the second source corresponds to elements used in devices, naturally containing an amount of isotopes emitting alpha particles. These elements are introduced in the semiconductor industry in order to face the scaling of electronic devices ignoring sometimes their ability to emit alpha particles (e.g.  $HfO_2$  as high- $\kappa$  dielectric containing  $^{174}Hf$  , which is a natural alpha emitting isotope (see Table 1). This paper focuses on materials used and suggested for present and future nodes, containing alpha emitting isotopes. We evaluated the materials contribution to Soft Error Rate (SER) in order to evaluate their risk.

**Table 1.** List of radioactive isotopes contained in new elements used or suggested for the semiconductor industry [3].

| Alpha emitter isotopes | Half life (years)     | Natural abundance(%) |
|------------------------|-----------------------|----------------------|
| <sup>174</sup> Hf      | $2.0 \times 10^{15}$  | 0.162                |
| $^{152}\mathrm{Gd}$    | $1.08 \times 10^{14}$ | 0.20                 |
| $^{144}\mathrm{Nd}$    | $2.29 \times 10^{15}$ | 23.8                 |
| $^{148}\mathrm{Sm}$    | $7.0 \times 10^{15}$  | 11.3                 |
| $^{147}\mathrm{Sm}$    | $1.06 \times 10^{11}$ | 15.0                 |
| <sup>190</sup> Pt      | $6.5 \times 10^{11}$  | 0.01                 |

# 2. New chemical elements for gates oxides and metal electrodes

Scaling of gate oxides made that recent technologies nodes have an oxide thickness around 10 Å. At this range, quantum tunneling leads to unacceptable leakage current and unexpected values of key parameters affecting device operations. Thus, it appears likely that dielectrics other than  $SiO_2$  are required for new CMOS technologies. Solutions to this problem suggest employing high- $\kappa$  materials for gate oxides [4]. High- $\kappa$  insulators are materials with higher permittivity, which means they are sufficiently thicker preventing quantum tunneling. For example, hafnium based oxides has attracted much attention for the last decade. As a result, Intel integrated these oxides in its 45 nm MOS devices [5]. Even though the approval, hafnium based gate oxides

represents disadvantages in terms of thermodynamically stability [6, 7, 8]. Hence, investigations on attractive high- $\kappa$  dielectrics, suggested rare earth based oxides as future gate dielectrics [9-19]. Among these potential rare earth based gate dielectrics,  $Gd_2O_3$  [12, 13, 14],  $GdScO_3$  [15, 16, 17],  $SmScO_3$  [18], and  $Nd_2O_3$  [19] have been suggested as favorite candidates for future MOS technologies. Moreover, traditional poly-silicon gate electrodes do not satisfy the desired requirements because of the poly-silicon depletion effect (boron penetration in Si) [4]. To overcome this problem, fully silicided (FUSI) and fully germinide (FUGE) metal electrodes have been developed due to their CMOS compatibility [20]. An alloy of nickel and platinum (Ni/Pt) [20, 22], PtSi [23], and  $Pt_3Ge_2$  [24] are proposed as gate electrodes for P-MOSFETs. On the other hand, by alloying nickel and gadolinium, Ni(70)Gd(30) has been proposed as metal electrode for N-MOSFETs [25]. These propositions for both gate oxides and metal electrodes rely only on physical, chemical properties and process compatibility, but the radioactivity aspect of the new chemical elements have not been touched on.

# 3. Alpha Particle induced Soft Error Rate calculation

Gadolinium (Gd), samarium (Sm), neodymium (Nd), and platinum (Pt) have natural alpha emitter isotopes (see Table 1). If introduced in devices, they may induce soft errors. A 32 nm half-pitch gate stack of a high performance logic technology is here considered in order to evaluate the Soft Error Rate (SER) of these materials. It has a gate oxide that has an equivalent oxide thickness (EOT) of 9 Å EOT. The volume of the gate oxide is 18 nm × 90 nm × 9 Å (EOT). The volume of the metal electrode is 18 nm × 90 nm × 26 nm. The dimensions of the volumes are taken from ITRS [26]. The main gate dielectrics studied in this paper are HfO<sub>2</sub>, GdScO<sub>3</sub>, Gd<sub>2</sub>O<sub>3</sub>, SmScO<sub>3</sub>, Nd<sub>2</sub>O<sub>3</sub> and the main metal electrodes studied are PtSi, Pt<sub>3</sub>Ge<sub>2</sub> and the alloy of (nickel/gadolinium) Ni(70)Gd(30).

All these oxides have a dielectric constant between 10 and 25. In this paper, an average dielectric constant of 20 is taken in order to estimate the order of magnitude of the gate oxide thickness. Using equation (1), the thickness of the high- $\kappa$  insulator required to form a gate oxide of 9 Å EOT is 46 Å.

$$t_{ox} = t_{eq} \times \frac{k_x}{k_{SiO_2}} [12]. \tag{1}$$

Where,  $t_{eq}$ , and  $t_{ox}$  are the thicknesses of the equivalent oxide and the high- $\kappa$  dielectric respectively.  $k_x$  and  $k_{SiO_2}$  are dielectric constants of the high- $\kappa$  dielectric, and SiO<sub>2</sub>, respectively. Hence, the volume of the gate dielectric is then 7,452 nm<sup>3</sup> and that of the metal electrode is 42,120 nm<sup>3</sup>. By using the basic molar mass calculation, we developed equation 2 which determines the number of radioactive atoms  $N_0$  present in these volumes.

$$N_0 = \frac{\rho V}{M} \times N_A \times \frac{a}{100} \times n. \tag{2}$$

Where  $\rho$  is the density of the compound, V and M are the volume and the molar mass, respectively, of the gate oxide or the metal electrode.  $N_A$  is the Avogadro number, a and n are the percentage of natural abundance and the number of radioactive atoms in the molecule, respectivily. Using equation (2), a 32 nm half-pitch gate made by HfO<sub>2</sub> contains 334 atoms of <sup>174</sup>Hf, which are alpha emitters. A unit SRAM memory cell contains six MOSFETs (Metal Oxide Semiconductor Field Effect Transistor). In this paper, we take a 6T SRAM, thus the cell is made of six gate oxides. Assuming that the entire six transistors have the same size, a 1 MBit memory cell encloses  $2.01 \times 10^9$  atoms of radioactive <sup>174</sup>Hf. The number of disintegrations involved by these radioactive atoms is obtained by using the exponential radioactive decay law (3).

$$N = N_0(1 - e^{-\lambda T}). \tag{3}$$

Where  $N, N_0$ , and  $\lambda$  are the number of emitted alpha particles, the above calculated radioactive atoms, and the decay constant respectively. T is defined as  $10^9$  hours so that results can be directly compared to Failure in Time (FIT), which represents the number of failures during 1 billion hours. Thus, a 1 MBit memory cell, made of HfO<sub>2</sub> gates, undergoes 0.08 disintegrations/MBit/10<sup>9</sup> hours. Supposing that, in the worst case, every emitted alpha particle gives rise to a soft error, a one MBit SRAM memory made by HfO<sub>2</sub> has a failure rate of 0.08 FIT/MBit. This evaluation is consitant according to [21]. Note that this failure rate only concerns failures caused by alpha particles emitted from the gate oxide. The value of 0.08 FIT/Mbit has to be compared with the acceptable SER. From the ITRS road map [22], the targeted SER is between 1000 and 2000 FIT/MBit for 32 nm based SRAM memories. Consequently, a one MBit SRAM memory cell has a very low SER induced by the HfO<sub>2</sub> gates. Therefore, Hf based gate oxides cannot be a concern for device failures induced by alpha particles. Using the same reasoning, table 2 summaries the failure rate caused by each material containing alpha emitters. GdScO<sub>3</sub>, Gd<sub>2</sub>O<sub>3</sub> and Nd<sub>2</sub>O<sub>3</sub> as gate oxides in the worst case, lead respectively to only 3.3, 4.8, and 9.6 FIT/MBit respectively. In comparison to the targeted SER, we conclude that gate oxides made of gadolinium and neodymium based compounds should not be a problem (in terms of soft error induced by alpha particles), even though the latter are alpha emitters.

The case of samarium (used in SmScO<sub>3</sub>) is different. Results show that a 1 MBit SRAM memory cell using Sm based gate dielectrics can have, in the worst case, a rate of 7.9×10<sup>3</sup> FIT/MBit. This high rate is explained by a high disintegration rate in comparison to <sup>147</sup>Sm, because it has a shorter half-life than <sup>148</sup>Sm. Hence, Sm based materials may lead to an unacceptable level of SER. However, this evaluation remains in the worst case. In fact, not all disintegrations result in soft errors. In order to estimate definitely the influence on SER, a Monte Carlo based simulations would have to be performed on the device of interest.

For metal electrodes, the SER is calculated by assuming that the 6T SRAM memory is composed of two N-MOSFETs and two P-MOSFETs to store data and two N-

| Compound                    | Used as                  | SER (FIT/MBit)      |  |
|-----------------------------|--------------------------|---------------------|--|
| $\overline{\mathrm{HfO}_2}$ | Gate Oxide               | 0.08                |  |
| $GdScO_3$                   | Gate Oxide               | 3.3                 |  |
| $\rm Gd_2O_3$               | Gate Oxide               | 4.8                 |  |
| $Nd_2O_3$                   | Gate Oxide               | 9.6                 |  |
| $\mathrm{SmScO}_3$          | Gate Oxide               | $7.9 \times 10^{3}$ |  |
| PtSi                        | P-MOSFET metal electrode | 34.2                |  |
| $Pt_3Ge_2$                  | P-MOSFET metal electrode | 38.0                |  |
| $Ni_{70}Gd_{30}$            | N-MOSFET metal electrode | 6.5                 |  |

Table 2. Summary of SER of different compounds studied

MOSFETs access transistors. For metal electrodes composed of Ni(70)Gd(30), the SER is negligible (6.5 FIT/MBit). This type of electrode should not be a problem in SRAMs. Metal electrodes of P-MOSFETs, PtSi and Pt<sub>3</sub>Ge<sub>2</sub>, give 34.2 FIT/MBit and 38.0 FIT/MBit, respectively. These values may appear lower than the recommendations of ITRS but they are not negligible since metal electrodes are near sensitive zones. The contribution of P-MOSFETs to SER is higher than the N-MOSFETs, this is due to platinum high disintegration rate. Whereas, the N-MOSFET composed of gadolinum will result in a low alpha particle emission rate because gadolinium has a low disintegration rate. We have to note if platinum is used in N-MOSFETs, the SER level will increase.

# 4. Conclusion

To summarize, we have evaluated the SER in the worst-case approach. Gd, Hf, and Nd based materials do not play a major role in triggering soft errors. This is due to their high half-life resulting in a low disintegration rate. These elements may be used in gate oxides without taking account their contributions to soft errors. Conclusion must be, however revised, if the quantity of these atoms based materials introduced in devices is significantly increased. In literature, samarium is suggested to be used in gate oxide compound (SmScO<sub>3</sub>)[18]. However, in the worst-case calculation, we show a very high contribution to SER. Hence, we do not recommend using this material in nanoelectronic devices. However, if its introduction in devices is essential, its contribution to SER must be first evaluated precisely (e.g. Monte Carlo method). Otherwise, samarium isotopes especially <sup>147</sup>Sm must be purified from the samarium based material. Separating samarium isotopes can be achieved by chemical means either by crow ether [27] or by acetate/amalgam separation system [28]. Finally, as far as platinum is used, it is also a potential source of soft errors induced by alpha particle. Even if its activity is much lower than that of samarium, its contribution to soft errors must be taken into account because of its proximity with the sensitive zones.

#### References

- [1] Autran J L, Roche P, Sauze S, Gasiot G, Munteanu D, Loaiza P, Zampaolo M and Borel J, 2009 Altitude and underground real Time SER characterization of CMOS 65 nm SRAM IEEE Trans. Nucl. Sci. 56 2258-66
- [2] May T C and Woods M H 1979 Alpha particle induced Soft Error in dynamic memories IEEE Trans. Elec. Dev. 26 2-9
- [3] Wrobel F, Gasiot J, Saigné F, Touboul A D 2008 Effects of atmospheric neutrons and natural contamination on advanced microelectronic memories App. Phys. Let. **93** 064105-064105-3
- [4] Robert C et al 2005 Application of high- $\kappa$  gate dielectrics and metal gate electrodes to enable silicon and non silicon logic nanotechnology Micr. Eng. 80 1-6
- [5] http://www.eetasia.com/ART\_8800499271\_480200\_NT\_4eb0cd7b.HTM
- [6] Doering R and Nishi Y Handbook of semiconductor manufacturing technology (CRC Press) pp 9-1
- [7] Gusev E P, Narayanan V and Frank M M 2006 Advanced high-κ dielectric stacks with polySi and metal gates: Recent progress and current challenges IBM J. Res. Dev 50 387-10
- [8] Ramgopal V and Hiroshi I 2007 Rare earth oxides in microelectronics Rare Earth Oxide Thin Films (Springer Berlin / Heidelberg) pp 345
- [9] Leskela M and Ritala M 2006 Rare-earth oxide films for gate dielectrics in microelectronics J. All. Comp. 418 27-34
- [10] Leskela M and Ritala M 2003 Rare-earth oxide thin films as gate oxides in MOSFET transistors J. Sol. Sta. Chem. 171 170-4
- [11] Scarel G and Fanciulli M 2007 Rare earth oxide yhin Films: growth, characterization, and applications (Springer) pp 1
- [12] Osten H J, Laha A, Czernohorsky M, Bugiel E, Dargis R, Fissel A 2008 Introduction crystalline rare-earth oxides into Si technologies *Physica Status Solidi (a)* **205** 695-07
- [13] Yue S, Wei F, Wang Y, Yang Z, Du J 2009 Gd<sub>2</sub>O<sub>3</sub> high-κ gate dielectrics deposited by Magnetron Sputtering Sympo. D, E and F MRS Intern. Mat. Res. Conf. (Journal of Physics Conference Series) 152 012004-012004-6
- [14] Dimoulas A, Gusev E, McIntyre P C, Heyns M Advanced Gate Stacks for High-Mobility Semiconductors (Springer) pp 229
- [15] Lopes J M J, Durgun Ozben E, Roeckerath M, Littmark U, Luptk R, Lenk St, Luysberg M, Besmehn A, Breuer U, Schubert J, and Mantl S 2009 Amorphous ternary rare-earth gate oxides for future integration in MOSFETs Micr. Eng. 86 1646-9
- [16] Wagner M, Heeg T, Schubert J, Lenk St, Mantl S, Zhao C, Caymax M and De Gent S 2006 Gadolinium scandate thin films as an alternative gate dielectric prepared by electron beam evaporation App. Phys. Let. 88 172901 - 172901-3
- [17] Roeckerath M, Lopez J M J, Durgun Ozben E, Sandow C, Lenk S, Heeg T, Schubert J and Mantl S 2009 Gadolinium scandate as an alternative gate dielectric in field effect transistors on conventional and strained silicon App. Phys. A 94 521-4
- [18] Durgun Ozben E, Lopes J M J, Roeckerath M, Lenk St, Hollander B, Jia Y, Schlom D G and Schubert J 2008 SmScO<sub>3</sub> thin films as an alternative gate dielectrics App. Phys. Let. 93 052902-052902-3
- [19] Pan T M, Lee J, Shu W and Chen T T 2006 Structural and electrical properties of neodymium oxide high- $\kappa$  gate dielectrics *App. Phys. Let.* **89** 232908-232908-3
- [20] Doering R and Nishi Y Handbook of Semiconductor Manufacturing Technology (CRC Press) pp 10-40-10-45
- [21] Wrobel F, Gasiot J and Saigné F 2008 Hafnium and uranium contributions to Soft Error Rate at ground level *IEEE Trans. Nucl. Sci.* **55** 3141-5
- [22] http://www.fsi-intl.com/index.php/applications-and-products/mol-strip-clean/ 299-stmicroelectronics-describes-zetar-system-vipr-process-in-metal-\ stripping-for-nickel-platinum-silicide

- [23] Kadoshima M, Akiyama K, Mise N, Migita S, Iwamoto K, Yasuda N, Tominaga K, Ikeda M, Satake H, Nabatame T and Toriumi A 2005 Silicon-atom induced fermi-level pinning of fully silided platinum gates on HfO<sub>2</sub> dielectrics Jap. J. App. Phys. 44 2267-72
- [24] Tsuchiya Y, Koyama M, Koga J and Nishiyama A 2006 Material characterization of metal germanide gate electrodes formed by fully germanided gate process *Jap. J. App. Phys.* **45** 2925-32
- [25] Lee B, Biswas N, Novak S R and Misra V 2007 Characteristics of Ni/Gd FUSI for NMOS gate electrode applications *IEEE Elec. Dev. Lett.* **28** 555-7
- [26] http://www.itrs.net/Links/2008ITRS/Home2008.htm
- [27] Fujii T, Nishizawa K, Yamamoto T, Inagawa J, Gunji K and Watanabe K 1997 Separation of gadolinium and samarium isotopes by crown ether Technology reports of the Osaka University 45 119-26
- [28] Dembinski W 2001 Isotopes effects of samarium and ytterbium in the acetate/amalgam separation system J. Rad. Anal. Nucl. Chem. 250 423-8