# Efficiency improvement in soft-switching three-level converters for high power UPS Corentin Rizet, Jean-Paul Ferrieux, Philippe Le Moigne, Philippe Delarue, Alain Lacarnoy # ▶ To cite this version: Corentin Rizet, Jean-Paul Ferrieux, Philippe Le Moigne, Philippe Delarue, Alain Lacarnoy. Efficiency improvement in soft-switching three-level converters for high power UPS. IEEE Energy Conversion Congress and Exposition, 2010, Sep 2010, Atlanta, United States. 10.1109/ECCE.2010.5618089. hal-00517982 HAL Id: hal-00517982 https://hal.science/hal-00517982 Submitted on 6 Oct 2010 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. # Efficiency improvement in soft-switching three-level converters for high power UPS Corentin Rizet (1) Jean-Paul Ferrieux (2) Philippe Le Moigne (3,4) Member Philippe Delarue (3,5) Alain Lacarnoy (1) (1) APC by Schneider Electric, Montbonnot St-Martin, FRANCE (e-mail: corentin.rizet@mgeups.com) (2) G2Elab – UMR CNRS 5269 Grenoble-INP/University Joseph Fourier, BP 46, F-38402 Saint Martin d'Hères, France - (3) Univ Lille Nord de France, F-59000 Lille, France - (4) ECLille, L2EP, F-59650 Villeneuve d'Ascq, France - (5) USTL, L2EP, F-59650 Villeneuve d'Ascq, France Abstract -- Efficiency of high power Uninterruptible Power Supplies (UPS) is a fundamental criterion regarding the permanent use of such a device. A state of the art on softswitching over constraint of the UPS application has been made. The principle of Auxiliary Resonant Commutated Pole (ARCP) using autotransformer has been identified as the most interesting way to increase efficiency or switching frequency. Its application for multi-level converters has been studied. A simplified resonant pole has been proposed for both three-level rectifier and inverter used in UPS. The design criteria have been discussed. A single phase of a 125 kVA three-level UPS has been realized and tested. The concept has been validated. *Index Terms* -- ARCP, multi-level, NPC, PFC, soft-switching, UPS, ZVS. #### I. INTRODUCTION This paper deals with both converters of an UPS. After introducing the UPS constraints, a state of the art of softswitching used in order to increase efficiency is made. Then, the working principle used will be analyzed for the two-level converters. The topology of a simplified resonant pole will be described for both three-level rectifier and inverter of an UPS. The design will be set out. Finally the experimental results on the 125 kVA prototype will be discussed. UPS are used in many applications for supplying energy with a high level of quality regardless of the grid. Most of the high power UPS work as two consecutive converters [1]. A rectifier provides a DC bus voltage from the grid and then an inverter generates a three-phase sinusoidal voltage (Fig. 1). DC bus voltage allows balancing a blackout of the grid during some time by energy storage. During UPS lifetime, efficiency determines how much money the owners will spend and thus has become a critical point. The DC voltage level is set by the voltage level of the grid. Therefore, current level is imposed by the power. For a rated power over 100 kVA and a two-level topology, the switching frequency is around 5 kHz, due to the switching losses of the components used (usually an Insulated Gate Bipolar Transistor, IGBT). A way to improve efficiency is the multilevel topologies. As described in [2], these topologies split the DC bus in several voltage sources. Thus the switching losses decreases as the voltage level switched. The quality of the waveforms is improved and then, the losses due to filtering are reduced. Nevertheless, the number of consecutive switches is risen, so the conduction losses too. In similar conditions, [3] achieves both better efficiency and higher switching frequency (around 10 kHz) with a three-level topology than a two-level one. But this frequency remains in the audible range, which may be unenviable in some applications like the data centers. Fig. 1. UPS on-line Another way is the soft-switching mode, which consists in cancelling the current or the voltage in the device before switching OFF or ON. Using a lossless snubber is therefore allowed for the other switching (ON or OFF). The conditions for cancelling can be introduced in the switching cell by the DC bus, by the load or locally around the switch. The main criterion to improve efficiency at this current level is to avoid conduction losses in the path of the main current. It means that only parallel topologies are suitable for. Efficiency must remain high at low current because of the low frequency alternative modulation. The voltage range of the main switches must be maintained. Auxiliary switches must work in soft-switching conditions. Regarding the industrial application, Pulse Width Modulation (PWM) must be maintained, and costs minimized. These constraints lead to the lossless snubber [4] and the resonant pole, in both zero current (ZCS) and zero voltage switching (ZVS) [5]-[9]. The auxiliary commutated resonant pole (ARCP), first described in [6], could be work with an autotransformer as auxiliary voltage source [7]-[9]. The main advantages are a half current cutback in the auxiliary switches and an open-loop control of the switching process. Reference [9] talks about an ARCP with an autotransformer in the neutral-point-clamped (NPC) three-level inverter, but this topology can not achieve the half-current cutback. References [10], [11] present the way to control safely an ARCP topology, taking into account the auxiliary losses. Derived from these concepts, a unidirectional resonant pole is described and tested in [12], [12] for a threelevel power factor corrector (PFC) rectifier. The switching losses have been divided by two over the whole range of load (200 kVA). The low sizing of the auxiliary components and the simple and effective control make this resonant pole wellsuited for the UPS. #### II. WORKING PRINCIPLE ZVS turn-on, current rate control and snubber-assisted turn-off for the main devices are the key points of the ARCP. Fig. 2 shows a two-level ARCP inverter. The auxiliary switches $T_{X1}$ and $D_{A2}$ allow a resonant current $I_R$ to flow in the resonant pole before the turn-on of the main switch $T_1$ . The autotransformer $T_P$ shares the resonant current between both auxiliary devices ( $T_{X1}$ and $T_{A2}$ ). Its leakage inductance sets the current rate of the auxiliary current, then in the main devices ( $T_1$ and $T_2$ ). The low current rate reduces the reverse- Fig. 2. Two-level simplified resonant pole converter recovery losses of the main diode. After the turn-off of $D_2$ , a resonance between the leakage inductance of $T_P$ and the capacitor $C_R$ swing the voltage $V_1$ from U to zero, allowing the ZVS turn-on of $T_1$ . Fig. 3. shows the waveforms of the converter for a positive current, assuming its constant value during switching time. In the beginning, the switch $T_1$ is ON, thus the voltage $V_1$ is null. At the time $t_1$ , $T_1$ is turned off. The main current I could go through the capacitor C<sub>R</sub>. This snubber effect decreases the turn-off losses of T<sub>1</sub>. Nevertheless, many charges must be gone out of the semi-conductor and causes mandatory losses. At t<sub>2</sub> when the voltage V<sub>1</sub> is equal to the DC bus one, the diode D2 is turned-on. Before the turn-on of the main switch, the auxiliary switch $T_{X1}$ is turned-on at $t_3$ . The DC bus voltage is applied on the autotransformer. The ratio m (1) sets the mid-point voltage of the auxiliary pole, leading to the rise of the auxiliary current I<sub>R</sub>. Thus the current in D<sub>2</sub> ramps down. The leakage inductance of the autotransformer limits the current rate in the resonant pole, and then the recovery losses are decreased in the main diode. At t<sub>4</sub>, D<sub>2</sub> is turned-off. A resonance between the leakage inductance and the capacitor $C_R$ tends to decrease the voltage $V_1$ to zero. At $t_5$ , by setting m above $\frac{1}{2}$ , $I_R$ remains higher than the main one when V<sub>1</sub> becomes null. So the anti-parallel diode of T<sub>1</sub> begins to flow the remaining current. It stopped the resonance. Between t<sub>5</sub> and t<sub>6</sub>, T<sub>1</sub> may be turned-on at ZVS. The voltage across the secondary winding of the autotransformer is now the DC bus voltage, so the auxiliary current ramps down as the current in $T_1$ rises up. At $t_7$ , the auxiliary diode D<sub>A</sub> is turned-off. The auxiliary current remains constant at a level which depends on the magnetization of the autotransformer. After a certain time $T_{MAX}$ , $T_{X1}$ may be turned-off at ZCS. Some diodes $(D_{X2})$ make the cancellation of the autotransformer flux possible. Between t<sub>8</sub> and t<sub>9</sub>, the DC bus voltage is applied across the upper part of the primary winding (N<sub>1</sub>). Thus the voltage across the auxiliary diode DA is higher than twice the DC bus voltage (2). A parasitic current could flow in the resonant pole when the diode D2 is on. Three diodes should be arranged in a serial way to avoid this. The resonant current can not pass through these diodes, so the auxiliary losses should not increase. Both capacitors may be used as the resonant one. Using only one capacitor decreases the overvoltage due to a resonance between the parasitic DC bus inductance and it. As described in [10] and [12], a delay time ensures the turn-on of $T_1$ and the turn-off of $T_{X1}$ in the case of default. This topology provides a robust, simple and low loss solution. $$m = \frac{N_2}{N_1 + N_2} \tag{1}$$ $$BV_{DA} = \frac{U}{1 - m} \tag{2}$$ #### III. APPLICATION IN A THREE-LEVEL UPS Efficiency is a key point in the UPS market regarding the permanent use of such a device. The three-level topologies have achieved a better efficiency than two-level ones, by the use of better components (600 V rated IGBT), less voltage level switched and less filtering needs. The work of the rectifier at the maximum voltage level sets DC bus voltage from 800 V in European market to 900 V in North-American ones. This work focuses on a 125 kVA UPS, with a power factor of 0,9. Fig. 4 describes one phase of a three-level simplified resonant pole UPS. The rectifier is made on the double-boost topology, used as a power factor corrector (PFC). It can be split in both two-level boost converters. It means the current of both cells ( $T_{\rm E2}/D_{\rm E1}$ and $T_{\rm E3}/D_{\rm E4}$ ) is always positive, or negative. Therefore, each boost works with its simplified resonant pole as described in [12]. The inverter is based on the NPC topology and works with a bidirectional power flow. At the nominal point (power factor of 0.9), the active switching cells ( $T_{S1}/D_{C2}$ and $T_{S4}/D_{C3}$ ) carry the most of the switching losses, around 90 %. In order to reduce the cost of the soft-switching topology, only these two cells have been assisted by a resonant pole. Nevertheless, the snubber capacitors C<sub>R2</sub> and C<sub>R3</sub> could suffer from a hard discharge during the reactive phases (an output voltage sign different from the output current one). The switching of the reactive cells (T<sub>S3</sub>/D<sub>S1</sub> and T<sub>S2</sub>/D<sub>S4</sub>) swings the voltage across the capacitors. A way to protect both capacitors and switching devices is to modify the control of the topology. When the switching cell T<sub>S3</sub>/D<sub>S1</sub> is active, the main current is negative. No current flows through the component $T_{S2}$ , it may be switched off. The switching cell changes to T<sub>S3</sub>/D<sub>S2</sub>, no matter for the output waveform or the losses. The control of the other reactive cell (T<sub>S2</sub>/D<sub>S3</sub>) is the same with a positive current. The control strategy is illustrated in for the first switching cell. Firstly, the voltage across T<sub>S1</sub> is measured and compared to zero. If the voltage is null, then the turn-on is allowed. After a delay time T<sub>MAX</sub>, the turn-on should be effective. The turn-off is usual. Secondly, a simple delay time Fig. 4. Three-level soft-switching UPS $T_{MAX}$ (longer than normal soft-switching time) controls the auxiliary device $T_{X1}$ . Finally, a sensor looks for the sign of the current in the output inductor and turns-off the right component. Fig. 5. Control of the proposed converter #### IV. DESIGN CONSIDERATIONS The design of the simplified ARCP topology needs a compromise between the level of losses and the duration of the switching processes. In order to reduce the losses of the main diodes by decreasing the current rate, the equivalent resonant inductance $L_R$ may be defined by (3, 4). It is assumed that the current tail of IGBT could only decrease the voltage rate by reducing the capacitor current. The snubber capacitors may be chosen by (5), leading to decrease the turn-off losses of IGBT. Moreover, the IGBT used as main devices need some time to turn-on. The ZVS control is made in the driver, to minimize the delay time between the cancellation of the voltage and the effective turn-on. This time has been measured at 300 ns. This delay time is created in the resonant pole by the ratio m and the current rate (6). If this ratio equals $\frac{1}{2}$ , there is no delay time. $$\frac{di}{dt}_{rise} = \frac{m}{L_R} \cdot \frac{U}{2} \tag{3}$$ $$\frac{di}{dt}_{fall} = \frac{(1-m)}{L_R} \cdot \frac{U}{2} \tag{4}$$ $$\frac{dv}{dt}_{OFF} \le \frac{i}{C_R} \tag{5}$$ $$t_d = \sqrt{L_R \cdot C_R} \cdot \sin \left[ a \cos \left( 1 - \frac{1}{m} \right) \right]$$ (6) This time depends on the inductance $L_R$ , due to the resonant current rate (3, 4). But the duration of the whole process is mainly driven by this value, owing to the charging and discharging time of the inductance (7). The needed demagnetizing time has been taken into account. This is illustrated in Fig. 6. The ratio m has limited effects on the total time. On the other side, the ratio sets the breakdown voltage of the auxiliary diode DA and shares the resonant current between this diode and the auxiliary IGBT T<sub>x</sub>. The losses of the auxiliary devices tend to decrease the delay time. So the higher the ratio is, the safer the switching process is and the faster the switching is, but the more unbalanced both auxiliary currents are and the higher the blocking voltage is. Here the choice for the ratio m is 0,66. The auxiliary diode is a 1700 V-rated. To reach the needed delay time, the equivalent inductance L<sub>R</sub> must be equal to 350 nH. It is mostly the turn-on delay time of the IGBT which drives the design of the auxiliary resonant pole. In order to minimize the conduction losses in the autotransformer, the number of turns has to be minimized. So the ratio between core area and winding area must be as large as possible. Finally the total number of turns is 15 (5 turns for $N_1$ , 10 turns for $N_2$ ). The resonant current has a large frequency spreading (up to 1 MHz). As a consequence, the windings must be designed to contain the increase of their apparent resistance at high frequency. A Litz wire has been use, with 400 wires with a 100 $\mu$ m diameter. The autotransformer has been designed as a planar with three concentric windings. The secondary winding $N_2$ is shared in two parts, with the winding $N_1$ between each part. By spacing correctly each part, a sufficient leakage inductance is created, and the AC resistance has been minimized. The intrinsic current represents the energy needed to swing the capacitor voltage. The peak of the auxiliary current follows the main one plus the intrinsic current (8). Snubber capacitors have been set at 94 nF. Then the intrinsic current Fig. 6. Variations of total and delay time with the ratio m for two inductance $$t_{ON} \le (2 - m) \cdot \left[ \frac{2}{U} \cdot \frac{L_R}{m \cdot (1 - m)} \cdot i + \sqrt{L_R \cdot C_R} \cdot \left[ a \cos \left( 1 - \frac{1}{m} \right) + \frac{m}{1 - m} \cdot \sin \left( a \cos \left( 1 - \frac{1}{m} \right) \right) \right] \right] \tag{7}$$ equals 150 A, in comparison to the main RMS one that equal 180 A. The total process time is set around 4 $\mu$ s. Assuming a dead time of 2 $\mu$ s, the minimum duty cycle have to be more than 10 %. According to the three-level topology, these duty cycles happen when the voltage reference crosses the zero level. It leads to a severe distortion on the main current. The main IGBT have been rated at 400 A, regarding to the high crest factor of the RCD load. This type of load leads to a factor 3 between the maximum current and the RMS current (180 A). Thus two identical legs have been built. Each leg has a 200 A/650 V-rated devices, which are connected by a parallel path in order to use little package, according to the size of the snubber capacitors. The auxiliary switches must be chosen regarding their maximum current (9). Usually, a factor from 3 to 5 between the maximum current and the current range is set, depending on the type of semiconductors used (diodes or different IGBTs). Here, a 100 A/600 V-rated IGBT has been chosen as auxiliary device. Similarly, the auxiliary diodes are 75 A/1700 V-rated devices (10). The auxiliary resonant pole increases the overall cost of the UPS by around 10 %. $$I_{R} \le i + m \cdot \frac{U}{2} \cdot \sqrt{\frac{L_{R}}{C_{R}}} \tag{8}$$ $$I_X = m \cdot I_R \tag{9}$$ $$I_A = (1 - m) \cdot I_R \tag{10}$$ ### V. EXPERIMENTAL RESULTS ## A. "One-shot" test In order to validate the working process of the simplified resonant pole, an experimental prototype has been built and tested. A "One-shot" bench test has been set to easily look the switching process. First, Fig. 7 shows the whole process (turn-off and turn-on) of the positive active cell $(T_{S1}/D_{C2})$ for a positive current (400 A). Fig. 8 focuses on the ZVS switching of the inverter, for the same cell and for a 500 A current. The resonant current $I_{R,S}$ linearly grows from zero to the main one $I_S$ before swings with the voltage Vce and decreases, as described before. The detection of the zero voltage is illustrated by the switching process of the rectifier (Fig. 9). When the voltage across the IGBT crosses the zero level, the state of the gate voltage begins to swing to its high level. The continuity of the current in the IGBT (Ic), half the main current ( $I_E$ ), proves the effectiveness of the on state of the IGBT. As a conclusion, the voltage shifting of the autotransformer is sufficient to balance both the ON-switch delay of the IGBT and the extra losses in the auxiliary devices. In Fig. 7, the parasitic resonance between the capacitors and the DC bus leakage inductance can be seen. The overvoltage due to this resonance remains under 150 V, so the converter is able to work with a DC bus value as high as 500 V (with the 650 V-rated IGBT). The UPS have to be able to supply a load with a large crest factor. Thus the prototype has been tested over a large current range (from 0 to 600 A). As said before, the overvoltage remains on acceptable value at a 600 A-level switched. The recovery phenomenon of the auxiliary diode leads to a negative peak on the resonant currents ( $I_{R\ P}$ and $I_{R\ E}$ ). #### B. Steady-state operation With its control board, the prototype is able to work as an UPS phase, meaning the rectifier charges the DC bus and the inverter supplies the load as the grid. Fig. 10 is the waveforms on the rectifier part, between the converter and the filter, for the nominal load. The positive resonant current ( $I_{RE_P}$ , in black) follows the main one. A zoom at the switching period lets us to see the switching process (Fig. 11). The waveforms of the inverter (Fig. 12) show the issue of the minimum duty cycle, leading to a severe distortion on the converter current Vce 100V/div Vge 10V/div Is 200A/div 500 ns/div Fig. 9. Waveforms of the rectifier (400 V, 400 A) $(I_{COM\_S}$ , in red). This distortion has been visible on the output voltage $V_S$ (in black). This issue could be addressed by a variable delay control, following the main current. The measurement of the efficiency will be achieved by both electrical and thermal measures. By measuring the difference between the output and the input electrical power, the efficiency may be estimated. Many thermal sensors have been added on the prototype, especially on the heatsink. The amount of temperature could be measured. A calibration of the thermal properties of the prototype could be done by imposing a continuous current in the IGBT and measuring the power needed to obtain the same amount of temperature in the heatsink. The losses are directly measured with a quite good precision. The first measures show a half point increase at the nominal load, leading to an efficiency of 96 %. Other measures are going to assess more precisely the gain. Fig. 12. Steady-state waveforms of the inverter #### VI. CONCLUSION This work proposes a high efficiency topology for high power UPS. While using a three-level topology, a two-level unidirectional resonant pole may be used on both rectifier and inverter part. Usual control of the NPC topology has been modified to allow the work of the resonant pole. A simple open-loop control by time delay has proved a good robustness. A prototype has been carried out at 125 kVA of nominal power. The concept has been validated in steady-state operation. The measurements have shown the efficiency up to 96 % for both conversions. #### REFERENCES - N. Vasquez, J. Villagas-Saucillo, C. Hernandez, E. Rodriguez and J. Arau, "Two-stage Uninterruptible Power Supply with high power factor", *IEEE Trans. Industrial Electronics*, vol. 55, no. 8, pp. 2954-2962, August 2008. - [2] B. K. Bose, "Power electronics and motor drives, recent progress and perspective", *IEEE Trans. Industrial Electronics*, vol. 56, no. 2, pp. 581-588, February 2009. - [3] K.D. Papastergiou, P.W. Wheeler and J.C. Clare, "Comparison of losses in multilevel converters for aerospace applications", in *Proc.* 2008 IEEE PESC conf., pp. 4307-4312. - [4] L. Chen, A. Joseph, Q. Tang and F. Z. Peng, "Development and test of a 260 kVA inverter with a passive soft-switching snubber", in *Proc.* 2007 IEEE APEC conf., pp. 1721-1726. - [5] Y. Li, F. C. Lee, and D. Boroyevich, "A three-phase soft-transition inverter with a novel control strategy for zero-current and near-zerovoltage switching," *IEEE Trans. Power Electronics*, vol. 16, no. 5, pp. 710-723, September 2001. - [6] R. W. De Doncker and J. P. Lyons, "The auxiliary resonant commutated pole converter", in *Proc. 1990 IEEE IAS conf.*, vol 2, pp.1228-1235. - [7] J. R. Pinheiro and H. L. Hey, "An active auxiliary commutation circuit for inverters", in *Proc. 1996 IEEE PESC conf.*, vol. 1,pp. 223-229. - [8] X. Yuan and I. Barbi, "Control simplification and stress reduction in a modified PWM zero voltage switching pole inverter", in *Proc. 1999 IEEE APEC conf.*, vol. 2, pp. 1019-1025. - [9] X. Yuan and I. Barbi, "Zero-voltage switching for the Neutral-point-clamped (NPC) inverter", *IEEE Trans. Industrial Electronics*, vol. 49, no. 4, pp. 800-808, august 2002. - [10] C. Turpin, F. Forest, F. Richardeau, T. A. Meynard and A. Lacarnoy, "Switching Faults and Safe Control of an ARCP Multicell Flying Capacitor Inverter", *IEEE Trans. Power Electronics*, vol. 18, no. 5, pp. 1158-1167, september 2003. - [11] P. Kollensperger, R. U. Lenke, S. Schroder and R. W. De Doncker, "Design of a flexible control platform for soft-switching multi-level inverters", *IEEE Trans. Industrial Electronics*, vol. 22, no. 5, pp. 1778-1785, september 2007. - [12] C. Rizet, J.-P. Ferrieux, P. Le Moigne, P. Delarue, and A. Lacarnoy, "A simplified resonant pole for three-level soft-switching PFC rectifier used in UPS", *IEEE Trans. Industrial Electronics*, to be published. - [13] C. Rizet, A. Lacarnoy and J.-P. Ferrieux, "Dispositif convertisseur et alimentation sans interruption équipé d'un tel dispositif "E.U. Patent WO2010029222, Mar. 18, 2010.