

# **UHV fabrication of the ytterbium silicide as potential low schottky barrier S/D contact material for N-type MOSFET**

Dmitri Yarekha, G. Larrieu, N. Breil, Emmanuel Dubois, S. Godey, X. Wallart, Caroline Soyer, Denis Remiens, N. Reckinger, Xing Tang, et al.

### **To cite this version:**

Dmitri Yarekha, G. Larrieu, N. Breil, Emmanuel Dubois, S. Godey, et al.. UHV fabrication of the ytterbium silicide as potential low schottky barrier S/D contact material for N-type MOSFET. ECS Transactions, 2009, 19, pp.339-344. 10.1149/1.3118961. hal-00471999

## **HAL Id: hal-00471999 <https://hal.science/hal-00471999v1>**

Submitted on 26 Sep 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

#### **UHV Fabrication of the Ytterbium Silicide as Potential Low Schottky Barrier S/D Contact Material for N-Type MOSFET**

D.A. Yarekha<sup>a</sup>, G. Larrieu<sup>a</sup>, N. Breil<sup>a,b</sup>, E. Dubois<sup>a</sup>, S. Godey<sup>a</sup>, X. Wallart<sup>a</sup>, C. Soyer<sup>a</sup>, D. Remiens<sup>a</sup>, N. Reckinger<sup>c</sup>, X. Tang<sup>c</sup>, A. Laszcz<sup>d</sup>, J. Ratajczak<sup>d</sup>, A. Halimaoui<sup>b</sup>

a IEMN-CNRS, Villeneuve d'Ascq 59652, FRANCE <sup>b</sup> STMicroelectronics, 38926 Crolles, FRANCE Université Catholique de Louvain, B-1348 Louvain-la-Neuve, BELGIUM d Institute of Electron Technology, 02-668 Warsaw, POLAND

Ytterbium silicide provides a low Schottky barrier height to electron on n-type silicon. This property makes this material very attractive for the realization of Source/Drain contacts for n-type MOSFETs. In this communication, the study of structural and electrical properties of  $YbSi<sub>2-x</sub>$  fabricated at different temperature in Ultra-High Vacuum condition without any protective layers is presented. N-type SB-MOSFETs with ytterbium silicide based S/D contacts were fabricated at optimal silicidation temperatures on SOI substrate with an ultra thin body.

#### **Introduction**

With continuous MOSFET dimension down scaling, conventional devices, with ohmic contact based source/drain (S/D), are approaching their performance limitations (1). One of the critical parameters making difficult the development of next CMOS generations (<30 nm) is the S/D series resistance. In order to overcome this issue, it was proposed, as alternative way, to replace highly doped ohmic contact S/D by metallic Schottky S/D with a very low Schottky barrier height *(SBH)* for electrons or holes (2).

The metallic Schottky S/D based on platinum silicide (PtSi) was successfully used for the realization of p-MOS because of its low SBH to holes  $(0.15 \text{ eV})$  on p-Si  $(3)$ . For the fabrication of n-type SB MOSFETs, rare earth (RE) silicides present a great interest because they provide the lowest barrier to electrons on n-type silicon. Among the RE metals, ytterbium (Yb) features the lowest work function (2.59 eV) (4). Therefore, Yb silicide (YbSi) is a very promising material to obtain a low Schottky barrier height (SBH)  $\Phi_{\text{Bn}}$  that promotes electron injection.

RE silicides are usually formed by *ex situ* rapid thermal annealing (RTA). Because of the extremely high sensitivity of the RE metals to oxygen, it is necessary to use a protective cap layer (5) to limit or suppress any oxidation reaction at the silicide/silicon interface. However, the implementation of an additional cap layer makes the process of devices fabrication more complicated and implies several restrictions on the choice of the barrier material: i) no intermixing between the cap and the silicided metals, and ii) the sacrificial cap has to be removed selectively to the other materials such a metallic gate, silicide contacts, dielectrics etc. An alternative solution to prevent oxidation during the silicidation is to form the silicide under ultra-high vacuum condition (UHV).

In this paper, we propose a detailed analysis, of the ytterbium silicide formed by *in situ* UHV annealing, without using any protective layers. This analysis was performed with X-ray photoemission spectroscopy (XPS) and X-ray diffraction (XRD), transmission and scanning electron microscopy (TEM) and low temperature-dependent current-voltage measurements for the Schottky barrier height (SBH) extraction. Finally, SB-MOSFETs with ytterbium silicide based S/D contacts were fabricated on an ultra thin body SOI substrate.

#### **Fabrication and Characterization of YbSi<sup>x</sup> thin film**

#### Sample preparation

The YbSi<sub>x</sub> film was formed on lowly doped  $(10^{15} \text{ cm}^3)$  n-type Si (100) substrates. Wafers were cleaned in sulfuric peroxide mixture (SPM, 1:1) for 5 min, rinsed in deionized water (DI  $H_2O$ ) and blown dried with the nitrogen  $(N_2)$ . Wafers were subsequently dipped into 1% hydrofluoric acid (HF) for 30 s to remove the native oxide, rinsed, and dried as previously. Immediately after the cleaning procedure, the samples were loaded into the introduction chamber of the evaporator. A 20 nm thick layer of ytterbium was deposited by e-beam under UHV (base pressure is  $\sim 5 \times 10^{-9}$  mbar) with a typical deposition rate of 1 Å/s. Before each deposition step, the Yb-target was cleaned by evaporation of about 20 nm, the shutter being closed. Finally, the wafers were transferred to the annealing chamber  $(5 \times 10^{-9} \text{ mbar})$ , without breaking the vacuum and annealed during 1 hour at different temperatures. After cooling down to room temperature, the samples were unloaded and the unreacted Yb was removed using a SPM (1:1) solution.

The SBH measurements were performed on specific samples that account for the lateral disposition of S/D regions in a typical MOSFET architecture. These test structures consisted in 1000  $\mu$ m x 1000  $\mu$ m two square silicided pads separated by a gap defined by e-beam lithography to produce back-to-back junctions. To define the pattern, Hydrogen Silsesquioxane (HSQ) was used. After annealing, HSQ approaches the structure of  $SiO<sub>2</sub>$ . The thickness of the obtained oxide is 200 nm. The cleaning procedure, the silicidation and the removal of the unreacted metal was same as for the previous samples.

XRD and XPS analysis



Figure 1. XRD analysis for Yb(20 nm)/Si (001) stacks UHV annealed for 1 hour.

Fig.1 presents the XRD analysis for Yb(20 nm)/Si (001) stacks annealed for 1 hour at different temperatures. For all samples, the XRD spectra were acquired after the wet etch of unreacted Yb. The ytterbium silicide forms at the temperatures higher than 380°C and presents only one  $YbSi<sub>2-x</sub>$  phase. The peak of  $YbSi<sub>2-x</sub>$  phase becomes stronger with increase of the annealing temperature  $(T_{an})$  that corresponds to an increase of the crystallized YbSi<sub>2-x</sub> thickness. Below 420 $^{\circ}$ C, only the Si substrate diffraction peak was recorded. The cross-sectional TEM analysis of the sample annealed at 380ºC, not presented here, shows the formation of very thin  $(\sim)$  nm) Yb-Si layer. Any evidence of crystalline grains in this layer was not found, from what it is concluded that the Yb-Si film formed at this temperature is still amorphous. It is worth noting that contrary to the ytterbium silicide fabricated by *ex-situ* RTA without protective cap layers (5) the formation of ytterbium oxide was not detected for all annealing temperatures.

For the evaluation of the quality of the formed Yb-Si layers and their possible contamination by oxygen, XPS analyses were performed. Fig. 2 shows the atomic concentration depth profiles for the samples annealed for 1 hour at  $380^{\circ}$ C,  $420^{\circ}$ C and  $620^{\circ}$ C.



Figure 2. Atomic concentration depth profiles for the YbSi/Si samples annealed during 1 hour at 380°C, 420°C and 620°C.

Comparing these three growth conditions, it can be easily observed that for the high annealing temperatures, 420°C and 620°C, only the top part of the formed Yb-Si film is contaminated with oxygen. The very important fact is that contamination did not propagate down to the YbSi/Si interface, because it can be responsible for the high SBH value (6). On the other hand, the sample annealed at the lowest temperature, 380°C, contains oxygen over the whole thickness of the formed Yb-Si layer. This fact can have a negative impact on the Schottky barrier height. Based on XRD analyses, we can conclude that the formed oxides are in the amorphous state because of the absence peaks corresponding to the ytterbium or silicon oxides. Luo *et al.* (7) gave a detailed analysis on The growth concentration of Atomic Concentration of Atomic Concentration of Er and Tb silicides in UHV. They demonstrated that after the System and The System of Concentration depth profiles for the YbSi/Si samples anneal annealing the formed film was composed of the three parts: epitaxial RE silicide, amorphous RE-Si layer and unreacted RE metal. The presence of the amorphous layer on the top part of the formed silicide was also demonstrated for the Er silicide fabricated by RTA (8, 9). In our case, samples were treated with a SPM solution after UHV annealing in order to remove completely unreacted Yb. Thus, it was concluded that the amorphous layer was completely oxidized during the etch.

#### Schottky barrier height measurements

SBH measurements were performed on back-to-back Schottky diodes. The current-voltage curves were recorded in the temperature range between 320 K and 160 K and transformed into Arrhenius plots  $(I/T<sup>2</sup>$  versus  $I/T$ ) for some selected biases. Each Arrhenius plot was fitted thereafter with a complete Schottky transport model that continuously combines thermionic emission (TE), field emission (FE), and barrier lowering (BL) due to image charge (3).

The measurements were performed the samples annealed for 1 hour at temperatures in the 380-620°C range. The extracted SBH to electron are presented in Fig.3. No significant variation of the barrier height was noted in this temperature range with an average value close to 0.32 eV. The lowest SBH value (0.29 eV) was found the diodes fabricated at 520°C. The highest SBH value (0.33 eV) was measured for the sample annealed at 380°C. As it was mentioned above, the Yb-Si film formed at this temperature is: i) amorphous and ii) fully contaminated with the oxygen. These two facts can explain such a high SBH value.

The influence of the substrate doping level on the Schottky barrier height was also investigated. For this purpose, back-to-back Schottky diodes were implemented on a moderately doped  $(5x10^{17} \text{ cm}^3)$  n-type Si (100) substrate. The YbSi<sub>2-x</sub> film was formed at the sole temperature of 480°C. The corresponding barrier height was extracted at 0.28 eV (Fig.3). Thus, a reduction of SBH of 40 meV was obtained. This result shows a perspective for using the dopant segregation technique for ytterbium silicide.



Figure 3. Evaluation of SBH to electron with UHV annealing temperature. The measurements were realized for the samples on the low doped (black diamonds) and moderately doped (open circle) substrates.

#### **YbSi based SB-MOSFETs**

It is well known that ytterbium reacts with  $SiO<sub>2</sub>$  (10). This reaction becomes stronger when the silicidation temperature is increased. It was noted that for diodes fabricated at  $T_{\text{an}} > 480^{\circ}$ C, a leakage current was measured for several devices. Therefore, to avoid the reaction of metallic ytterbium with the isolation/spacer region, the maximum silicidation temperature for the MOSFET fabrication was restricted to 480°C.

For RE integration, SOI MOSFETs devices originating from STMicroelectronics, which have the great advantages to offer a very simple integration path because no other process steps than silicide formation and metal stripping are needed. These devices feature a high-K dielectric with TiN / polysilicon gate on a thin SOI body (8nm). For the fabrication of the Source/Drain contacts, an 12 nm thick Yb layer has been deposited and annealed in UHV for 1h at 480°C. A SPM stripping solution was subsequently applied to remove the unreacted metal. Fig.4 shows the static characteristics of a 1 µm YbSi S/D MOSFET. These characteristics reveal the signature of a high Schottky barrier ( $\sim 0.3$ eV) at the S/D junction. In particular, current flattening on the Id-Vg characteristics at the transition between the subthreshold and the weak accumulation regime and the non saturation of the Id-Vd characteristics are clearly observed



Figure 4. I-V characteristics of 1 µm gate long n-type SB-MOSFETs, with Yb silicide source/drain contacts obtained by UHV at 480°C /1h.

In conclusion, the structural and electrical analysis of  $YbSi<sub>2-x</sub>$  thin film fabricated in UHV condition without any protective cap layer was presented. The fabrication of n-type SB-MOSFETs with YbSi-based S/D formed at 480°C was also demonstrated. Beyond the demonstration of YbSi integration in a self-aligned silicide scheme, it is anticipated that YbSi coupled to a low temperature dopant segregation technique can substantially decrease the specific contact resistance for n-type devices (11, 12).

#### **Acknowledgments**

This work was supported by the European Commission through the METAMOS project (016677) and NANOSIL project (216171).

#### **References**

- 1. *International Technology Roadmap for Semiconductors*, Online. Available : [http://www.itrs.net/Common/2007ITRS/Home2006.html.](http://www.itrs.net/Common/2007ITRS/Home2006.html)
- 2. J. M. Larson and J. P. Snyder, *IEEE Trans. Electron Devices* **53**, 1048 (2006).
- 3. E. Dubois and G. Larrieu, *J. Appl. Phys.* **96**, 729 (2004).
- 4. M.P. Lepselter and S.M. Sze, *Proc. IEEE*, **56**, 1400 (1968).
- 5. Y-L. Jiang, Q. Xie, C. Detavernier, R. L. Van Meirhaeghe, G.-P. Ru, X.-P. Qu, B.-Z. Li, A. Huang, and P. K. Chu, *J. Vac. Sci. Tech. A* **25**, 285 (2007).
- 6. P. Muret, T. A. Nguyen Tan, N. Frangis, and J. Van Landuyt, Phys. Rev. B 56, 9286 (1997).
- 7. C. H. Luo and L. J. Chen, *J. Appl. Phys*. **82**, 3808 (1997).
- 8. N. Reckinger, X. Tang, V. Bayot, D. A. Yarekha, E. Dubois, S. Godey, X. Wallart, G. Larrieu, A. Laszcz, J. Ratajczak, P. J. Jacques, and J.-P. Raskin*, J. Appl. Phys.* **104**, 103523 (2008).
- 9. W. Huang, G.P. Ru, Y.L. Jiang, X.P. Qu, B.Z. Li, R. Liu, and F. Lu, *J. Vac. Sci. Technol. B* **26**, 164 (2008).
- 10. O.M. Ndwandwe, Q.Y. Hlatshwayo, R. Pretorius, *Material Chemistry and Physics*, **92**, 487 (2005).
- 11. M. Zhang, J. Knoch, Q.T. Zhao, U. Breuer, S.Mantl, *Solid State Electron.* **50,** 594 (2006).
- 12. G. Larrieu, E. Dubois, R. Valentin, N. Breil, F. Danneville, G. Dambrine, J.P. Raskin, J.C. Pesant, *Proceedings of the 2007 IEEE International Electron Devices Meeting*, IEDM 2007,Washington, DC, USA, p. 147, December 10–12, (2007).