High-Level Synthesis for the Design of FPGA-based Signal Processing Systems - Archive ouverte HAL
Communication Dans Un Congrès Année : 2009

High-Level Synthesis for the Design of FPGA-based Signal Processing Systems

Résumé

High-level synthesis (HLS) currently seems to be an interesting process to reduce the design time substantially. HLS tools actually map algorithms to architectures. While such tools were developed targeting ASIC technologies, HLS currently draws wide interest for FPGA designers. However with most of HLS techniques, traditional resource sharing models are very inaccurate for FPGAs: for example, multiplexers can be very expensive with such technologies. Resource usage optimizations and dedicated resource binding have to be applied. In this paper a HLS process which takes care of data-width and combines scheduling and binding to carefully take into account interconnect cost is presented. Experimental results show that our approach achieves significant reduction for area (34%) and dynamic power (28%) compared to a traditional synthesis.
Fichier non déposé

Dates et versions

hal-00389864 , version 1 (29-05-2009)

Identifiants

  • HAL Id : hal-00389864 , version 1

Citer

Emmanuel Casseau, Bertrand Le Gal. High-Level Synthesis for the Design of FPGA-based Signal Processing Systems. IEEE International Symposium on Systems, Architectures, Modeling, and Simulation Conference (SAMOS'09), Jul 2009, Samos, Greece. pp.000. ⟨hal-00389864⟩
412 Consultations
0 Téléchargements

Partager

More