

## Cofabrication of semiconducting and superconducting YBa2Cu3O7 devices on (100) Si substrates

Laurence Méchin, Guillaume R. K. Huot, Daniel Bloyet

## ▶ To cite this version:

Laurence Méchin, Guillaume R. K. Huot, Daniel Bloyet. Cofabrication of semiconducting and superconducting YBa2Cu3O7 devices on (100) Si substrates. Applied Physics Letters, 2004, 85, pp.15. hal-00002865

## HAL Id: hal-00002865 https://hal.science/hal-00002865

Submitted on 17 Sep 2004  $\,$ 

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

## Cofabrication of semiconducting and superconducting $YBa_2Cu_3O_{7-\delta}$ devices on (100) Si substrates

Laurence Méchin,<sup>a)</sup> Guillaume Huot, and Daniel Bloyet GREYC (UMR 6072), ENSICAEN & University of Caen, 6 boulevard Marechal Juin, 14050 CAEN cedex, France

(Received 24 May 2004; accepted 13 August 2004)

We report the process technology for the modular integration of  $YBa_2Cu_3O_{7-\delta}$  (YBCO) and *p*-type metal-oxide-semiconductor (*p*-MOS) devices on the same silicon substrate. Basic test structures consisting of single *p*-MOS field-effect transistors with a Pt-based metallization and YBCO bridges were fabricated. After completion of the *p*-MOS fabrication, highly *c*-axis-oriented YBCO films showing a critical temperature of 86 K were grown on a free silicon surface. The electrical characteristics at 77 K of the *p*-MOS transistors were comparable to those of this technology with Al metallization. This means that no fatal degradation was introduced into the *p*-MOS process by the YBCO one. The cofabrication on the same silicon substrate of devices using such disparate technologies as YBCO and MOS is a very promising starting point for a new generation of monolithic integrated circuits combining the advantages of oxide and semiconductor properties. © 2004 American Institute of Physics. [DOI: 10.1063/1.1805198]

High-temperature superconductor (HTS) materials offer unique properties that are currently being exploited in various areas of superconductive electronics, such as passive microwave devices, superconducting quantum interference device (SQUID)-based systems, sensors, and digital circuits. The major progress that enabled materials such as  $YBa_2Cu_3O_{7-\delta}$  (YBCO) to be used in useful devices was the ability to grow high quality films. Dedicated ceramic substrates such as SrTiO<sub>3</sub> or MgO were generally employed in order to achieve the film epitaxial growth.<sup>2</sup> Together with cooling issues, depositing YBCO films onto semiconductor substrates, and furthermore, combining YBCO devices with active semiconductor circuits without compromising the structure, chemistry, and intrinsic properties of either one of them, are among the main concerns for a future breakthrough of HTS applications. In addition to further miniaturization and cost reduction, the reduced distances between sensors and electronics prevent noise pickup from the environment and crosstalk between lines in the case of sensor multiplexing, thus leading to enhanced overall performance.<sup>3</sup> In the present work, we only focus on the technological problems associated with the combination of YBCO and semiconductor components on the same silicon substrate.

There are many papers published on successful YBCO thin-film deposition on silicon substrate, even junctions, and SQUIDs.<sup>4</sup> However, the limited efforts of the international scientific community have been devoted to the development of HTS superconductor/semiconductor integrated systems. Early after the HTS material discovery, novel circuit combinations were proposed.<sup>5,6</sup> Active semiconductor and HTS devices have been fabricated on the same substrate by Burns *et al.*<sup>7</sup> The fabrication process was based on complementary metal-oxide-semiconductor (CMOS) technology on silicon-on-sapphire substrates. In that way, the HTS circuit composed of epitaxial YBCO and buffer layers necessary for the junction fabrication could be deposited on sapphire. Both the semiconductor and the superconductor devices were oper-

ated separately at 77 K. To our knowledge, all other attempts concerned hybrid fabrication on separate chips. Application-specific integrated circuits operated at 77 K were developed by Seidel *et al.*<sup>8</sup> in standard bipolar CMOS technology to create complete dc-SQUID electronics, and by Voisin *et al.*<sup>9</sup> in standard CMOS technology to create all the readout circuits and the programmable bias current sources that are needed to drive a bolometer array.

One critical step towards monolithic integration is obviously to make the two technologies compatible, which means to ensure the fabrication of both technologies without degrading either of them. Silicon micromachining techniques have already been successfully adapted to the fabrication of membrane-type YBCO microbolometers.<sup>10-12</sup> Good superconducting properties are obtained for YBCO films if the correct stoichiometry and especially the optimal oxygen content are respected. In particular, high temperature (700-750 °C) and oxygen are required during deposition to form epitaxial films. Furthermore, restrictive conditions have to be respected after deposition mainly in order to prevent oxygen loss; namely, no high temperatures (>100 °C) in an air or vacuum environment and no (or reduced) contact with water, photoresist, developer, and most of the chemical products used in clean room processes. Additionally, introducing exotic materials such as YBCO in equipments used in a semiconductor foundry is forbidden in the viewpoint of process cleanliness. It was therefore decided that the semiconductor circuit should be fabricated first and, if possible, that the modifications of the semiconductor technology should be made after its standard fabrication (back-end modification).

Since they are fabricated on the same substrate as is YBCO, the semiconductor devices have to operate at cryogenic temperatures (around 90 K). We selected a simple academic *p*-MOS technology on (100) *n*-type Si substrate, which is a four-level mask technology and uses boron doping diffusion. Gate-oxide thickness and channel length are 75 nm and 5 to 30  $\mu$ m, respectively. Al(1% Si) is generally used for the one-level metallization layer, and we had to replace it

PROOF COPY 005441APL

<sup>&</sup>lt;sup>a)</sup>Electronic mail: lmechin@greyc.ismra.fr

2

Appl. Phys. Lett., Vol. 85, No. 15, 11 October 2004



FIG. 1. Process flow for the cofabrication of p-MOS and YBCO devices.

since Al cannot stand annealing at temperatures above 525  $^{\rm o}C,$  even with some barrier layers.  $^{13}$ 

The complete fabrication sequence of integrated YBCO/p-MOS devices starting from p-MOS transistors without metallization is shown in Fig. 1. For the choice of the new metallization, one of our specific constraints was to achieve a good thermal stability and resistance against oxidization on both silicon (drain and source contacts) and silicon oxide (gate and interconnects). Based on previous measurements and bibliographic data about near-noble and refractory metal silicide formation, we decided to form the interconnection and gate metallizations using Pt/Ti bilayers (Ti promotes the adhesion of Pt on  $SiO_2$ ) and the ohmic contacts onto silicon (drain and source terminals) using Pt/Ti bilayers on a molybdenum silicide (MoSi<sub>x</sub>) thin layer.<sup>14</sup> A molybdenum layer was deposited first on the etched silicon contact windows and an annealing was performed for 60 min in vacuum at 600 °C [step (b) in Fig. 1]. The  $MoSi_x$  layer was selectively formed on the  $p^+$  Si drain (or source) contacts but not on the SiO<sub>2</sub> layer (gate). Unreacted Mo could then be chemically etched [step (c) in Fig. 1], thus enabling the subsequent Pt/Ti layers to be directly deposited onto the  $SiO_2$  areas (gate and interconnections) or onto the  $MoSi_r$ areas (drain and source).

At last, step (g) in Fig. 1 depicts the YBCO and buffer layer deposition and patterning; after that, part of the  $SiO_2$  layer was etched in a diluted  $NH_4F/HF$  solution on the area



FIG. 2. Optical microscope photograph of a device containing *p*-MOS (bottom) and YBCO (top) devices on the same silicon substrate. Inset shows an optical photograph of a 30-µm-wide 10-µm-long transistor with a Pt-based metallization after O<sub>2</sub> annealing.

dedicated to YBCO. These layers were grown by KrF pulsed-laser deposition from stoichiometric targets onto the (100) Si substrates containing p-MOS transistors with the previously described Pt-based metallization. CeO2/yttria -stabilized-zirconia (YSZ) buffer layers were used to avoid the strong interactions between Si and YBCO at the deposition temperature.<sup>15–17</sup> The 10 mm  $\times$  10 mm substrates were clamped in front of a resistive heater and radiantly heated from the backside. The laser radiation energy density was  $2 \text{ J cm}^{-2}$  for YSZ and CeO<sub>2</sub> and 1.5 J cm<sup>-2</sup> for YBCO. A comprehensive x-ray diffraction study lead to the optimized deposition temperature of 700 °C for the three materials, and to the optimized  $O_2$  pressures of 0.3 and 0.5 mbar for CeO<sub>2</sub> and YBCO, respectively. In the case of YSZ, the pressure was varied from  $2 \times 10^{-5}$  mbar at the early stage of growth to 10<sup>-4</sup> mbar during the YSZ deposition. Right after deposition, a 700 mbar oxygen pressure was introduced in the deposition chamber and the films were cooled to ambient temperature at 20 °C/min including a 30 minute plateau at 500 °C. The typical layer thicknesses used in this study were 80, 10, and 230 nm for YBCO, CeO<sub>2</sub>, and YSZ, respectively.

Figure 2 displays an optical microscope photograph of a device containing *p*-MOS (bottom) and YBCO (top) devices on the same silicon substrate. Gold lines between the two area can be seen, but they are not operational since the devices were tested separately. The inset in Fig. 2 shows a typical optical photograph of a 30-µm-wide 10-µm-long transistor with a Pt-based metallization after O<sub>2</sub> annealing. After YBCO deposition, the sheet resistivity of the Pt-based multilayers was measured on a 50-µm-wide and 3260-µm-long line. As described in Ref. 14, the sheet resistances ( $R_{\text{sheet}}$ ) of unpatterned Pt/Ti on SiO<sub>2</sub>/Si did not change after annealing in O<sub>2</sub> (0.5 mbar) at 700 °C for 1 h, roughly reproducing the deposition conditions of YBCO. The specific contact resistance defined as  $\rho_c = R_c \times A$ , where A is the contact area



FIG. 3.  $I_{\rm DS}(V_{\rm GS})$  characteristics at  $V_{\rm DS}$  = -0.1 V of a 30-µm-wide 10-µmlong transistor with the Pt-based metallization as deposited (curve A) and after the YBCO deposition sequence at 300 K (curve B), and at 77 K (curve C). Inset shows the  $I_{\rm DS}(V_{\rm DS})$  characteristics after YBCO deposition at 77 K.

[cm<sup>2</sup>], was measured on a chain of 14 contacts in series. The extracted sheet resistivity and specific contact resistivity were 0.45  $\Omega/sq$  and  $2 \times 10^{-4} \Omega$  cm<sup>2</sup>, respectively. The drain current ( $I_{DS}$ ) versus gate voltage ( $V_{GS}$ ) and versus drain–source voltage ( $V_{DS}$ ) characteristics of a 30-µm-wide 10-µm-long transistor are presented in Fig. 3 at 300 and 77 K. Before YBCO deposition, the threshold voltage  $V_T$  was -4 V and the transconductance  $g_m$  was  $7.4 \times 10^{-5}$  A V<sup>-1</sup> (at 300 K,  $V_{DS}$ =-5 V and ( $V_{GS}-V_T$ )=-5 V). After YBCO deposition, these values improved to  $V_T$ =-3 V and  $g_m$ =7.9 × 10<sup>-5</sup> A V<sup>-1</sup>. Finally the transistors were tested at 77 K ( $V_T$ =-4 V and  $g_m$ =19.1 × 10<sup>-5</sup> A V<sup>-1</sup>). All these values are close to those we currently obtained for transistors of same technology with aluminum contacts.

The x-ray diffraction study showed that the YBCO films were highly *c*-axis oriented. The resistance versus temperature characteristics of YBCO films deposited onto buffered-Si substrates containing *p*-MOS transistors with Ptbased metallization, as described previously, and onto a standard buffered-Si substrate for comparison are shown in Fig. 4. The critical temperature and the maximum (1/R) $\times (dR/dT)$  values of the films were about 86 K and 0.83 K<sup>-1</sup>, respectively, which is slightly smaller than the values we typically obtain on standard (100) Si substrates (88 K and 1.26 K<sup>-1</sup>). Despite this slight degradation of performances such YBCO film is still very useful for bolometric applications.

This letter reports the cofabrication of a superconducting YBCO film with critical temperature of 86 K and an active semiconductor device on the same silicon substrate. This opens the route for the fabrication of matrices of fully integrated monolithic semiconductor amplifier/superconductor YBCO microbolometers. This process has now to be trans-



FIG. 4. Normalized resistance (with respect to the value at 300 K) versus temperature characteristics of 80-nm-thick YBCO films deposited on CeO<sub>2</sub>/YSZ buffered standard Si or Si containing the *p*-MOS devices. Inset shows the R(T) characteristics in the 0–300 K range.

ferred to a more advanced semiconductor technology in which dedicated bolometer readout circuits could be designed, and it could be enlarged to all other oxide-based technologies such as ferroelectrics and manganites.

The authors wish to acknowledge S. Eimer and L. Pichon (GREYC Caen), G. Le Rhun, and G. Leclerc (CRISMAT Caen) for their technical help, B. Domengès (LAMIP Caen) for TEM experiments and fruitful conversations, B. Mercey (CRISMAT Caen) for SEM experiments, O. Bonnaud (GM / IETR Rennes) for the periods in the clean room at the GM laboratory in Rennes and the CRISMAT laboratory for the use of the x-ray diffraction facilities.

- <sup>1</sup>R. Hott, *High Temperature Superconductivity, 2-Engineering Applications* (Springer, Berlin, 2004), p. 35.
- <sup>2</sup>J. M. Phillips, J. Appl. Phys. **79**, 1829 (1996).
- <sup>3</sup>E. A. Gutierrez-D, and M. J. Deen, C. L. Clayes, *Low Temperature Electronics: Physics, Devices, Circuits, and Applications*, Academic Press (2001).
- <sup>4</sup>S. Linzen, F. Schmidl, L. Dörrer, and P. Seidel, Appl. Phys. Lett. **67**, 2235 (1995).
- <sup>5</sup>H. Kroger, D. A. Gibson, U. Ghoshal, and L. N. Smith, Proc. Inst. Electr. Eng., **77**, 1287 (1989).
- <sup>6</sup>T. Van Duzer, Cryogenics 28, 527 (1988).
- <sup>7</sup>M. J. Burns, K. Char, B. F. Cole, W. Ruby, and S. Satchjen, Appl. Phys. Lett. **62**, 1435 (1993).
- <sup>8</sup>P. Seidel, L. Dörrer, F. Schmidl, S. Wunderlich, S. Linzen, R. Neubert, N. Ukhansky, and S. Goudochnikov, Supercond. Sci. Technol. **13**, 537 (2000).
- <sup>9</sup>F. Voisin, G. Klisnick, Y. Hu, M. Redon, J. Delerue, A. Gensbittel, A.
- Gaugue, and A. Kreisler, *Proc. 4th WOLTE* 2003, 131. <sup>10</sup>I. A. Khrebtov and A. D. Tkachenko, J. Opt. Technol. **71**, 143 (2004).
- <sup>11</sup>L. Mechin, J. C. Villégier, and D. Bloyet, Appl. Phys. Lett. **70**, 123 (1997).
- <sup>12</sup>L. Méchin, J. C. Villégier, and D. Bloyet J. Appl. Phys. **81**, 7039 (1997).
- <sup>13</sup>S. Sedky, A. Witvrouw, H. Bender, and K. Baert, IEEE Trans. Electron Devices 48, 377 (2001).
- <sup>14</sup>G. Huot, L. Méchin, and D. Bloyet, Microelectron. Eng. **70**, 246 (2003).
  <sup>15</sup>D. K. Fork, D. B. Fenner, R. W. Barton, J. M. Phillips, and T. H. Geballe, Appl. Phys. Lett. **57**, 1161 (1990).
- <sup>16</sup>S. Linzen, F. Schmidl, L. Dörrer, and P. Seidel, Appl. Phys. Lett. 67, 2235 (1995).
- <sup>17</sup>L. Méchin, J.-C. Villégier, G. Rolland, and F. Laugier, Physica C 269, 124 (1996).

3